Patents by Inventor Lin Ping

Lin Ping has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120181649
    Abstract: A chip device with a number of individually powered parts, such as photoreceptors. A mesh is provided to provide power to the individual photoreceptors. The mesh may be provided for ground and power and/or both. The mesh may be on different layers, so that one portion of the mesh is exactly over the other portion of the mesh. The mesh takes up a portion of real estate on the chip in between the individual photoreceptors, in locations where image sensing parts cannot be located. In an embodiment, the mesh can be intentionally broken at various locations to optimize the path length.
    Type: Application
    Filed: March 30, 2012
    Publication date: July 19, 2012
    Applicant: FORZA SILICON
    Inventors: Lin Ping Ang, Steven Huang
  • Patent number: 8171329
    Abstract: A circuit system periodically checks a system-environment monitor value, and then obtains a system-environment monitor value index corresponding to the system-environment monitor value in the environment-adjustment look-up table. Finally, the circuit system adjusts a signal delay time according to a delay adjustment value corresponding to the system-environment monitor value index.
    Type: Grant
    Filed: April 20, 2009
    Date of Patent: May 1, 2012
    Assignee: NOVATEK Microelectronics Corp.
    Inventors: Te-Lin Ping, Yao-Cheng Chuang
  • Publication number: 20120050595
    Abstract: A method and associated architecture for dividing column readout circuitry in an active pixel sensor in a manner which reduces the parasitic capacitance on the readout line. In a preferred implementation, column readout circuits are grouped and provided with group signaling. Accordingly, only column output circuits in a selected group significantly impart a parasitic capacitance effect on shared column readout lines. Group signaling allows increasing pixel readout rate while maintaining a constant frame rate for utility in large format high-speed imaging applications.
    Type: Application
    Filed: November 4, 2011
    Publication date: March 1, 2012
    Applicant: ROUND ROCK RESEARCH, LLC
    Inventor: Lin-Ping Ang
  • Publication number: 20110296134
    Abstract: An adaptive memory address translation method includes the following steps. Multiple request instructions are received. A memory address corresponding to each request instruction includes a bank address. The memory addresses corresponding to the request instructions are translated, such that the bank addresses corresponding to at least one part of the any two adjacent request instructions are different. A numerical translation is utilized to translate the memory addresses corresponding to the request instructions, such that the memory addresses corresponding to the any two adjacent request instructions have less different bits.
    Type: Application
    Filed: May 26, 2011
    Publication date: December 1, 2011
    Applicant: NOVATEK MICROELECTRONICS CORP.
    Inventors: Te-Lin PING, Han-Chiang Su
  • Patent number: 8054362
    Abstract: A method and associated architecture for dividing column readout circuitry in an active pixel sensor in a manner which reduces the parasitic capacitance on the readout line. In a preferred implementation, column readout circuits are grouped in blocks and provided with block signaling. Accordingly, only column output circuits in a selected block significantly impart a parasitic capacitance effect on shared column readout lines. Block signaling allows increasing pixel readout rate while maintaining a constant frame rate for utility in large format high-speed imaging applications.
    Type: Grant
    Filed: October 1, 2009
    Date of Patent: November 8, 2011
    Assignee: Round Rock Research, LLC
    Inventor: Lin-Ping Ang
  • Patent number: 8054361
    Abstract: A method and associated architecture for dividing column readout circuitry in an active pixel sensor in a manner which reduces the parasitic capacitance on the readout line. In a preferred implementation, column readout circuits are grouped in blocks and provided with block signaling. Accordingly, only column output circuits in a selected block significantly impart a parasitic capacitance effect on shared column readout lines. Block signaling allows increasing pixel readout rate while maintaining a constant frame rate for utility in large format high-speed imaging applications.
    Type: Grant
    Filed: September 25, 2009
    Date of Patent: November 8, 2011
    Assignee: Round Rock Research, LLC
    Inventor: Lin-Ping Ang
  • Publication number: 20110235722
    Abstract: A computer system architecture including a first buffer, a second buffer, a sub-system and a CPU is provided. The sub-system carries out a first task to obtain first returned information, stores the first returned information in the first buffer and sets up a first occupancy flag to the first buffer. Next, the sub-system carries out a second task to obtain second returned information, stores the second returned information in the second buffer, and sets up a second occupancy flag to the second buffer. The CPU reads the first returned information and eliminates the first occupancy flag. After the second returned information is stored in the second buffer and the first occupancy flag is eliminated, the sub-system continuously carries out a third task to obtain third returned information, stores the third returned information in the first buffer, and sets up the first occupancy flag to the first buffer.
    Type: Application
    Filed: March 25, 2011
    Publication date: September 29, 2011
    Applicant: NOVATEK MICROELECTRONICS CORP.
    Inventors: Te-Lin Ping, Shi-Yen Huang
  • Publication number: 20110219198
    Abstract: A memory control system includes a first queue unit, a second queue unit, a first transforming unit, a second transforming unit, an arbiter and a control unit. The first queue unit temporarily stores multiple first request instructions. The second queue unit temporarily stores multiple second request instructions. The first transforming unit selectively re-assigns memory addresses corresponding to these first request instructions. The second transforming unit selectively re-assigns memory addresses corresponding to these second request instructions. The arbiter performs immediate scheduling of the first request instructions and the second request instructions to the memory. The control unit compares bandwidths of the first request instructions with bandwidths of the second request instructions, and controls the first transforming unit and the second transforming unit to perform re-assigning operations or not according to compared results.
    Type: Application
    Filed: March 7, 2011
    Publication date: September 8, 2011
    Applicant: NOVATEK MICROELECTRONICS CORP.
    Inventors: Te-Lin PING, I-Huan Huang
  • Publication number: 20110199279
    Abstract: Various embodiments of a patch antenna, element thereof and method of feeding therefor are described. In general, the patch antenna is configured to generate orthogonal beams and comprises an array of patch elements each contributing to the orthogonal beams and comprising one or more resonators, a base reflector, and a dual feed mechanism. The dual feed mechanism generally comprises two pairs of feeding elements, each one of which comprising substantially balanced feeds configured to drive a respective one of the orthogonal beams via substantially anti-phase capacitive coupling.
    Type: Application
    Filed: September 11, 2009
    Publication date: August 18, 2011
    Applicant: TENXC Wireless Inc.
    Inventors: Lin-Ping Shen, Nasrin Hojjat
  • Publication number: 20100321238
    Abstract: The present invention provides a reduced or compact sized Butler matrix with improved performance for use in beam forming antennas and beam forming networks (BFN) applications. The reduced or compact size of the Butler matrix is enabled by shorter transmission lines between the hybrid elements as a result of using multi-layer support surfaces with substantially parallel and overlapping hybrid elements disposed thereon. Moreover, the conductive through traces of the hybrid elements have inwardly projecting and mutually approaching portions, thereby decreasing the distance between the inputs and outputs of the hybrid elements and thus reducing the size of the Butler matrix. Comparing to antennas implemented using traditional Butler matrices, antennas incorporating the present matrix can approximately reduce effective antenna area by half in bi-sector array applications, and are more suitable for complex beam forming antennas such as downtilt antennas or arrays.
    Type: Application
    Filed: June 18, 2010
    Publication date: December 23, 2010
    Inventor: Lin-Ping Shen
  • Publication number: 20100299488
    Abstract: A dynamic memory access method includes following steps. First, many data access commands are received. Each of the data access commands accesses a dynamic memory according to a page address and a bank address. Next, whether an access data to be accessed by the corresponding data access command is an instantaneous data or a non-instantaneous data is determined. Then, the page and bank addresses of each of the data access commands are respectively compared with a previously page and bank addresses at a previous time used for accessing the dynamic memory, such that an address hit status is obtained. Next, a service sequence is generated according to whether each of the data access commands is an instantaneous or instantaneous data and the address hit status of the commands. Finally, each of the data access commands is executed to access the dynamic memory sequentially according to the service sequence.
    Type: Application
    Filed: August 3, 2009
    Publication date: November 25, 2010
    Applicant: NOVATEK MICROELECTRONICS CORP.
    Inventors: Te-Lin Ping, I-Huan Huang
  • Publication number: 20100180141
    Abstract: A circuit system periodically checks a system-environment monitor value, and then obtains a system-environment monitor value index corresponding to the system-environment monitor value in the environment-adjustment look-up table. Finally, the circuit system adjusts a signal delay time according to a delay adjustment value corresponding to the system-environment monitor value index.
    Type: Application
    Filed: April 20, 2009
    Publication date: July 15, 2010
    Inventors: Te-Lin Ping, Yao-Cheng Chuang
  • Publication number: 20100103301
    Abstract: A method and associated architecture for dividing column readout circuitry in an active pixel sensor in a manner which reduces the parasitic capacitance on the readout line. In a preferred implementation, column readout circuits are grouped in blocks and provided with block signaling. Accordingly, only column output circuits in a selected block significantly impart a parasitic capacitance effect on shared column readout lines. Block signaling allows increasing pixel readout rate while maintaining a constant frame rate for utility in large format high-speed imaging applications.
    Type: Application
    Filed: September 25, 2009
    Publication date: April 29, 2010
    Inventor: Lin-Ping Ang
  • Publication number: 20100078544
    Abstract: A method and associated architecture for dividing column readout circuitry in an active pixel sensor in a manner which reduces the parasitic capacitance on the readout line. In a preferred implementation, column readout circuits are grouped in blocks and provided with block signaling. Accordingly, only column output circuits in a selected block significantly impart a parasitic capacitance effect on shared column readout lines. Block signaling allows increasing pixel readout rate while maintaining a constant frame rate for utility in large format high-speed imaging applications.
    Type: Application
    Filed: October 1, 2009
    Publication date: April 1, 2010
    Inventor: Lin-Ping Ang
  • Patent number: 7671914
    Abstract: A method and associated architecture for dividing column readout circuitry in an active pixel sensor in a manner which reduces the parasitic capacitance on the readout line. In a preferred implementation, column readout circuits are grouped in blocks and provided with block signaling. Accordingly, only column output circuits in a selected block significantly impart a parasitic capacitance effect on shared column readout lines. Block signaling allows increasing pixel readout rate while maintaining a constant frame rate for utility in large format high-speed imaging applications.
    Type: Grant
    Filed: November 8, 2004
    Date of Patent: March 2, 2010
    Assignee: Micron Technology Inc.
    Inventor: Lin-Ping Ang
  • Patent number: 7555845
    Abstract: An automatic locking mechanism for use in a power return tape measure includes a user-accessible actuator, a brake element, and a biasing member normally urging the brake element into contact with the tape drum. In a locked position, the brake element wedges against the drum. The actuator displaces inwardly to move the brake element out of contact with the drum. A rotatable coupler/member may convert pivoting motion of the actuator into brake member translation. The coupler may include first and second arms that respectively contact the actuator and the brake element. The coupler may further include a cammed outer surface that contacts the drum in the locked position. The cammed surface rotates out of contact with the drum in the release position. The cammed surface of the rotatable member may be used independently of, or in conjunction with, the brake element. Related methods are also described.
    Type: Grant
    Filed: July 16, 2007
    Date of Patent: July 7, 2009
    Assignee: Cooper Brands, Inc.
    Inventors: James M. Critelli, Lin Ping Lin
  • Patent number: 7471231
    Abstract: A dual slope A/D converter uses two opposite sense ramps added to its differential input. The value in a digital counter is latched at the time when the two ramps intersect. This enables a more consistent switching point, allowing the amplifier to the linear over a larger part of its range.
    Type: Grant
    Filed: April 24, 2007
    Date of Patent: December 30, 2008
    Assignee: Forza Silicon Corporation
    Inventors: Lin Ping Ang, Daniel Van Blerkom
  • Publication number: 20080266155
    Abstract: A dual slope A/D converter uses two opposite sense ramps added to its differential input. The value in a digital counter is latched at the time when the two ramps intersect. This enables a more consistent switching point, allowing the amplifier to the linear over a larger part of its range.
    Type: Application
    Filed: April 24, 2007
    Publication date: October 30, 2008
    Inventors: Lin Ping Ang, Daniel Van Blerkom
  • Patent number: 7421600
    Abstract: A power-saving method of continuous display and effective cost in a system that includes memory directly accessed by a CPU and at least one display device within vertical blanking. The method includes the following steps: issuing a Power-saving related message; dropping the Power-saving related message, wherein a Power-saving related flag is not set; setting the Power-saving related flag; setting a VID/FID pending bit in the CPU, wherein the vertical blanking of the display/displays occurs and clearing the Power-saving related flag, wherein the Power-saving related flag is set, and executing a power saving process.
    Type: Grant
    Filed: July 29, 2005
    Date of Patent: September 2, 2008
    Assignee: Silicon Integrated Systems Corp.
    Inventor: Te-Lin Ping
  • Publication number: 20080169525
    Abstract: A chip device with a number of individually powered parts, such as photoreceptors. A mesh is provided to provide power to the individual photoreceptors. The mesh may be provided for ground and power and/or both. The mesh may be on different layers, so that one portion of the mesh is exactly over the other portion of the mesh. The mesh takes up a portion of real estate on the chip in between the individual photoreceptors, in locations where image sensing parts cannot be located. In an embodiment, the mesh can be intentionally broken at various locations to optimize the path length.
    Type: Application
    Filed: January 17, 2007
    Publication date: July 17, 2008
    Inventors: Lin Ping Ang, Steven Huang