Patents by Inventor Luigi Capodieci

Luigi Capodieci has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7657864
    Abstract: A method of selecting a plurality of lithography process parameters for patterning a layout on a wafer includes simulating how the layout will print on the wafer for a plurality of resolution enhancement techniques (RETs), where each RET corresponds to a plurality of lithography process parameters. For each RET, the edges of structures within the simulated layout can be classified based on manufacturability. RETs that provide optimal manufacturability can be selected. In this manner, the simulation tool can be used to determine the optimal combination of scanner setup and reticle type for minimizing the variation in wafer critical dimension (CD).
    Type: Grant
    Filed: April 30, 2007
    Date of Patent: February 2, 2010
    Assignee: Globalfoundries Inc.
    Inventors: Cyrus E. Tabery, Todd P. Lukanc, Chris Haidinyak, Luigi Capodieci, Carl P. Babcock, Hung-eil Kim, Christopher A. Spence
  • Publication number: 20090144686
    Abstract: A method includes generating a layout for an integrated circuit device in accordance with a plurality of layout design rules. A plurality of metrology sites on the layout associated with at least one subset of the layout design rules is identified. A metrology tag associated with each of the metrology sites is generated. At least one metrology recipe for determining a characteristic of the integrated circuit device is generated based on the metrology tags. Metrology data is collected using the at least one metrology recipe. A selected layout design rule in the at least one subset is modified based on the metrology data.
    Type: Application
    Filed: November 30, 2007
    Publication date: June 4, 2009
    Inventors: KEVIN R. LENSING, Jason P. Cain, Bhanwar Singh, Luigi Capodieci, Cyrus E. Tabery
  • Publication number: 20090144692
    Abstract: A method includes specifying a plurality of optical proximity correction metrology sites on a wafer. Metrology data is collected from at least a subset of the metrology sites. Data values are predicted for the subset of the metrology sites using an optical proximity correction design model. The collected metrology data is compared to the predicted data values to generate an optical proximity correction metric. A problem condition associated with the optical proximity correction design model is identified based on the optical proximity correction metric.
    Type: Application
    Filed: November 30, 2007
    Publication date: June 4, 2009
    Inventors: JASON P. CAIN, Kevin R. Lensing, Bhanwar Singh, Luigi Capodieci, Cyrus E. Tabery
  • Patent number: 7543256
    Abstract: A method includes providing an initial IC device design, which design has a desired set of electrical characteristics. A layout representation corresponding to the initial device design is generated. A simulation tool is used to determine whether the layout representation corresponds to an IC device design having the desired electrical characteristics. In addition, the variation between structures within IC device designed due to process variations is evaluated using the simulation tool. This variation can be used to determine whether the design is optimized.
    Type: Grant
    Filed: March 1, 2004
    Date of Patent: June 2, 2009
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Cyrus E. Tabery, Luigi Capodieci, Carl Babcock, Hung-Eil Kim, Christopher A. Spence, Chris Haidinyak
  • Publication number: 20080148211
    Abstract: Layout patterns are identified as problematic when they have particular parameters required to exceed standard limits. The problematic layout patterns are associated with preferred design rules in a DRC-Plus deck. Layout data is scanned to generate match locations of any problematic layout patterns. The match locations are forwarded to a DRC engine that compares layout parameters of the match locations to corresponding preferred layout rules in the DRC-Plus deck. The DRC-Plus check results are used to modify the layout to improve manufacturability of the layout.
    Type: Application
    Filed: December 19, 2006
    Publication date: June 19, 2008
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Vito Dai, Jie Yang, Norma Rodriguez, Luigi Capodieci
  • Patent number: 7354682
    Abstract: A chromeless phase-shift mask (CPM) for imaging sub-100 nm contact holes and a method of making the same are disclosed. The CPM includes a plurality of features formed on a substrate and a plurality of suppressors formed on the substrate. Light energy passing through the plurality of suppressors substantially reduces an interference generated by light energy passing through features within an optical proximity of each other, thereby significantly improving contrast and depth of focus. The plurality of features can be formed in a grid pattern, and the suppressors can be formed in adjacent corners of each feature. The size and location of the suppressors can be varied with respect to the features to obtain a desired image.
    Type: Grant
    Filed: July 9, 2004
    Date of Patent: April 8, 2008
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Luigi Capodieci
  • Patent number: 7313777
    Abstract: Methods and apparatus for checking layouts of circuit features are provided. In one aspect, a method of designing a layout for a circuit feature is provided that includes deriving a function which relates a size and a plurality of aerial image parameters of the circuit feature to a probability of a printing fault in using a lithographic process to pattern the circuit feature. A layout for the circuit feature is created. The function is used to determine a probability of a printing fault in using the lithographic process to pattern the circuit feature and adjust the layout of the circuit feature as necessary in view of the determined probability of printing fault.
    Type: Grant
    Filed: August 1, 2005
    Date of Patent: December 25, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Jie Yang, Luigi Capodieci
  • Patent number: 7313769
    Abstract: A method of producing a layout representation corresponding to an integrated circuit (IC) device design can include generating an initial layout representation in accordance with a predetermined set of design rules and simulating how structures within the initial layout representation will pattern on a wafer. Based on the simulation, portions of the layout representation, which include structures demonstrating poor manufacturability and/or portions of the layout representation in which extra manufacturability margin is present, can be identified. Portions of the layout representation including structures demonstrating poor manufacturability and/or in which extra manufacturability margin is present can be modified to optimize the layout representation.
    Type: Grant
    Filed: March 1, 2004
    Date of Patent: December 25, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Cyrus E. Tabery, Luigi Capodieci, Carl Babcock, Hung-Eil Kim, Christopher A. Spence, Chris Haidinyak
  • Patent number: 7310155
    Abstract: A system that facilitates extraction of line edge roughness measurements that are independent of proprietorship of a metrology device comprises a structure patterned onto silicon with known line edge roughness values associated therewith. A metrology device obtains line edge roughness measurements from the structure, and a correcting component generates an inverse function based upon a comparison between the known line edge roughness values and the measured line edge roughness values. The metrology device can thereafter measure line edge roughness upon a second structure patterned on the silicon, and the inverse function can be applied to such measured line edge roughness values to enable obtainment of line edge roughness measurements that are independent of proprietorship of the metrology device.
    Type: Grant
    Filed: October 4, 2004
    Date of Patent: December 18, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Luigi Capodieci, Amit P. Marathe, Bhanwar Singh, Ramkumar Subramanian
  • Patent number: 7305645
    Abstract: The present invention is directed towards a system and/or methodology that facilitates controlling routing of blocks on a floor plan in an integrated circuit. A pattern collector receives a partially created routing pattern, and a comparing component makes a comparison between the at least partially created routing pattern with one or more patterns in a library of patterns. Routing is controlled based at least in part upon the comparison.
    Type: Grant
    Filed: September 7, 2004
    Date of Patent: December 4, 2007
    Assignee: Advanced Micro Technologies, Inc.
    Inventors: Luigi Capodieci, Bhanwar Singh, Ramkumar Subramanian
  • Patent number: 7269804
    Abstract: A method of selecting a plurality of lithography process parameters for patterning a layout on a wafer includes simulating how the layout will print on the wafer for a plurality of resolution enhancement techniques (RETs), where each RET corresponds to a plurality of lithography process parameters. For each RET, the edges of structures within the simulated layout can be classified based on manufacturability. RETs that provide optimal manufacturability can be selected. In this manner, the simulation tool can be used to determine the optimal combination of scanner setup and reticle type for minimizing the variation in wafer critical dimension (CD).
    Type: Grant
    Filed: April 2, 2004
    Date of Patent: September 11, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Cyrus E. Tabery, Todd P. Lukanc, Chris Haidinyak, Luigi Capodieci, Carl P. Babcock, Hung-eil Kim, Christopher A. Spence
  • Publication number: 20070209030
    Abstract: A method of selecting a plurality of lithography process parameters for patterning a layout on a wafer includes simulating how the layout will print on the wafer for a plurality of resolution enhancement techniques (RETs), where each RET corresponds to a plurality of lithography process parameters. For each RET, the edges of structures within the simulated layout can be classified based on manufacturability. RETs that provide optimal manufacturability can be selected. In this manner, the simulation tool can be used to determine the optimal combination of scanner setup and reticle type for minimizing the variation in wafer critical dimension (CD).
    Type: Application
    Filed: April 30, 2007
    Publication date: September 6, 2007
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Cyrus Tabery, Todd Lukanc, Chris Haidinyak, Luigi Capodieci, Carl Babcock, Hung-eil Kim, Christopher Spence
  • Patent number: 7263683
    Abstract: A system that facilitates optical proximity correction comprises a layout that is desirably transferred to a silicon wafer, and an optical proximity correction component that alters the layout based at least in part upon a distinction between one-dimensional patterns and two-dimensional patterns within the layout. The system can comprise a block generator that replaces two-dimensional patterns within the layout with blocks. A model-based optical proximity correction component thereafter performs model-based optical proximity correction upon one-dimensional patterns within the layout.
    Type: Grant
    Filed: September 7, 2004
    Date of Patent: August 28, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Luigi Capodieci
  • Patent number: 7207017
    Abstract: A method of generating a metrology recipe includes identifying regions of interest within a device layout. A coordinate list, which corresponds to the identified regions of interest, can be provided and used to create a clipped layout, which can be represented by a clipped layout data file. The clipped layout data file and corresponding coordinate list can be provided and converted into a metrology recipe for guiding one or more metrology instruments in testing a processed wafer and/or reticle. The experimental metrology results received in response to the metrology request can be linked to corresponding design data and simulation data and stored in a queriable database system.
    Type: Grant
    Filed: June 10, 2004
    Date of Patent: April 17, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Cyrus Tabery, Chris Haidinyak, Todd P. Lukanc, Luigi Capodieci, Carl P. Babcock, Hung-eil Kim, Christopher A. Spence
  • Patent number: 7194725
    Abstract: A method of producing design rules including generating a plurality of parametrically varying geometric layouts and simulating how each geometric layout will pattern on a wafer. Edges of structures within the simulated geometric layouts can be classified based on manufacturability and design rules can be created to disallow layouts demonstrating poor manufacturability.
    Type: Grant
    Filed: April 2, 2004
    Date of Patent: March 20, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Cyrus E. Tabery, Luigi Capodieci, Carl Babcock, Hung-eil Kim, Christopher A. Spence, Chris Haidinyak
  • Patent number: 7080349
    Abstract: A method for developing an optimized layout fragmentation script for an optical proximity correction (OPC) simulation tool. A test pattern layout having at least one structure representing a portion of the integrated circuit layout is provided. Optical proximity correction is iteratively conducted on the test pattern layout for each desired permutation of at least one fragmentation parameter associated with the test pattern layout and, for each permutation, a corrected test pattern layout is generated. A printed simulation of each corrected test pattern layout is made and analyzed to select one of the permutations of the at least one fragmentation parameter to apply to a integrated circuit layout prior to correction with the OPC simulation tool.
    Type: Grant
    Filed: April 5, 2004
    Date of Patent: July 18, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Carl Babcock, Luigi Capodieci
  • Patent number: 7071085
    Abstract: The invention includes an apparatus and a method of manufacturing such apparatus including the steps of: forming a layer to be patterned, forming a photosensitive layer over the layer to be patterned, patterning the photosensitive layer to form a pattern including a horizontal line and a vertical line without a space therebetween, transferring the pattern to the layer to be patterned, forming a second photosensitive layer over the pattern, patterning the second photosensitive layer to form a second pattern including a space aligned between the horizontal line and the vertical line, and transferring the second pattern to the layer to be patterned to form a third pattern including a horizontal line and a vertical line with a space therebetween, the space including a width dimension achievable at a resolution limit of lithography.
    Type: Grant
    Filed: May 25, 2004
    Date of Patent: July 4, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Luigi Capodieci, Christopher A. Spence, Joerg Reiss, Sarah N. McGowan
  • Patent number: 7027130
    Abstract: A system and method for generating an illumination intensity profile of an illuminator that forms part of a projection lithography system. Radiation from the illuminator is projected towards an illumination profile mask having a plurality of apertures such that each aperture passes a distinct portion of the radiation. The intensity of each of the distinct portions of radiation is detected and assembled to form the illumination intensity profile.
    Type: Grant
    Filed: April 28, 2004
    Date of Patent: April 11, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Christopher A. Spence, Todd P. Lukanc, Luigi Capodieci, Joerg Reiss, Sarah N. McGowan
  • Patent number: 7015148
    Abstract: The invention is a method of manufacturing a semiconductor device and such semiconductor device. The semiconductor device includes an integrated circuit pattern including a horizontal line, a vertical line and a space therebetween, the space including a precise width dimension.
    Type: Grant
    Filed: May 25, 2004
    Date of Patent: March 21, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Luigi Capodieci, Christopher A. Spence, Joerg Reiss, Sarah N. McGowan
  • Patent number: 6995433
    Abstract: A microdevice for forming a part of an integrated circuit and method for fabricating are disclosed. The microdevice can include a first conductive region and a second conductive region having a channel region interposed therebetween. The mircodevice has a channel region controlling component disposed over the channel region and separated therefrom by at least one dielectric layer. The channel region controlling component has a non-linear structural characteristic derived from a non-linear structural characteristic of a photo resist feature used as an etch mask for the channel region controlling component.
    Type: Grant
    Filed: March 2, 2004
    Date of Patent: February 7, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Todd P. Lukanc, Sarah N. McGowan, Luigi Capodieci, Bhanwar Singh, Joerg Reiss