Patents by Inventor Manfred Eller

Manfred Eller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080142849
    Abstract: An ESD protection device includes a semiconductor body, a gate formed over a channel in the semiconductor body, the channel being doped with a first concentration of dopants of a first conductivity type. A first source/drain region is formed on the surface of the semiconductor body adjacent to a first edge of the gate, wherein the first source/drain region is doped with a dopant of a second conductivity type opposite the first conductivity type, and at least a portion of the first source/drain region is doped with a dopant of the first conductivity type. The concentration of the second conductivity type dopant exceeds the concentration of the first conductivity type dopant, and the concentration of the first conductivity type dopant in the first source/drain exceeds the first concentration.
    Type: Application
    Filed: December 13, 2006
    Publication date: June 19, 2008
    Inventors: David Alvarez, Richard Lindsay, Manfred Eller, Cornelius Christian Russ
  • Publication number: 20080076214
    Abstract: A method of making a semiconductor device is disclosed. A device is fabricated on a semiconductor body. A gate electrode is disposed over the semiconductor body with a gate dielectric between the gate electrode and the semiconductor body, wherein the gate dielectric has a length greater than the gate electrode. A first source/drain region is disposed within the semiconductor body adjacent to the first edge of the gate with the gate dielectric at least partially overlapping the first source/drain region, and a second source/drain region is disposed within the semiconductor body adjacent to the first edge of the gate with the gate dielectric at least partially overlapping the second source/drain region.
    Type: Application
    Filed: September 25, 2006
    Publication date: March 27, 2008
    Inventors: Jin-Ping Han, Haoren Zhuang, Jiang Yan, Jingyu Lian, Manfred Eller
  • Patent number: 7317204
    Abstract: A test structure of a semiconductor device is provided. The test structure includes a semiconductor substrate, a transistor which includes a gate electrode formed on first and second active regions defined within the semiconductor substrate, and first and second junction regions which are arranged at both sidewalls of the gate electrode to reside within the first and second active regions and are silicided, and first and second pads through which electrical signals are applied to the silicided first and second junction regions and detected and which are formed on the same level as the gate electrode or the semiconductor substrate.
    Type: Grant
    Filed: September 2, 2005
    Date of Patent: January 8, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-chul Sun, Ja-hum Ku, Brian J. Greene, Manfred Eller, Wee Lang Tan, Sunfei Fang, Zhijiong Luo
  • Publication number: 20070257327
    Abstract: Semiconductor devices and methods of manufacture thereof are disclosed. A preferred embodiment includes providing a workpiece having a first orientation and at least one second orientation. The semiconductor device is implanted with a dopant species using a first implantation process in the first orientation of the workpiece. The semiconductor device is implanted with the dopant species using a second implantation process in the at least one second orientation of the workpiece, wherein the second implantation process is different than the first implantation process.
    Type: Application
    Filed: May 4, 2006
    Publication date: November 8, 2007
    Inventors: Thomas Schiml, Manfred Eller
  • Publication number: 20070173003
    Abstract: Integrated circuits are oriented on a substrate at an angle that is rotated between 5 to 40 degrees from a direction parallel or perpendicular to a preferred crystalline plane direction, such as the cleavage plane, of the substrate. Parameters such as stress and mobility of transistors may be optimized by adjusting the angle of rotation of the substrate. For a rotated substrate CMOS device design, other stress control measures may be used, such as a stress control or tensile liner, over an NMOS transistor, PMOS transistor, or both, to further adjust the stress and improve performance.
    Type: Application
    Filed: February 23, 2007
    Publication date: July 26, 2007
    Inventors: Matthias Hierlemann, Chun-Yung Sung, Brian Greene, Manfred Eller
  • Patent number: 7205639
    Abstract: Integrated circuits are oriented on a substrate at an angle that is rotated between 0 to 45 degrees from a direction parallel or perpendicular to a preferred crystalline plane direction, such as the cleavage plane, of the substrate. Parameters such as stress and mobility of transistors may be optimized by adjusting the angle of rotation of the substrate. For a rotated substrate CMOS device design, other stress control measures may be used, such as a stress control or tensile liner, over an NMOS transistor, PMOS transistor, or both, to further adjust the stress and improve performance.
    Type: Grant
    Filed: March 9, 2005
    Date of Patent: April 17, 2007
    Assignees: Infineon Technologies AG, International Business Machines Corporation
    Inventors: Matthias Hierlemann, Chun-Yung Sung, Brian J. Greene, Manfred Eller
  • Publication number: 20060202277
    Abstract: Integrated circuits are oriented on a substrate at an angle that is rotated between 0 to 45 degrees from a direction parallel or perpendicular to a preferred crystalline plane direction, such as the cleavage plane, of the substrate. Parameters such as stress and mobility of transistors may be optimized by adjusting the angle of rotation of the substrate. For a rotated substrate CMOS device design, other stress control measures may be used, such as a stress control or tensile liner, over an NMOS transistor, PMOS transistor, or both, to further adjust the stress and improve performance.
    Type: Application
    Filed: March 9, 2005
    Publication date: September 14, 2006
    Inventors: Matthias Hierlemann, Chun-Yung Sung, Brian Greene, Manfred Eller
  • Publication number: 20060163569
    Abstract: A test structure of a semiconductor device is provided. The test structure includes a semiconductor substrate, a transistor which includes a gate electrode formed on first and second active regions defined within the semiconductor substrate, and first and second junction regions which are arranged at both sidewalls of the gate electrode to reside within the first and second active regions and are silicided, and first and second pads through which electrical signals are applied to the silicided first and second junction regions and detected and which are formed on the same level as the gate electrode or the semiconductor substrate.
    Type: Application
    Filed: September 2, 2005
    Publication date: July 27, 2006
    Inventors: Min-chul Sun, Ja-hum Ku, Brian Greene, Manfred Eller, Wee Tan, Sunfei Fang, Zhijiong Luo
  • Publication number: 20060113534
    Abstract: A test structure of a semiconductor device with improved test reliability is provided. The test structure includes first and second active regions which are electrically isolated from each other and on which silicided first and second junction regions are formed, respectively, a semiconductor substrate or a well which is formed on lower parts of the first and second junction regions and has a conductivity type different from the first and second junction regions, and first and second pads through which an electrical signal is applied to the first and second junction regions and detected, and which are formed on the same level as a lower part of a metal layer or on the same level as the semiconductor substrate.
    Type: Application
    Filed: October 5, 2005
    Publication date: June 1, 2006
    Inventors: Min-chul Sun, Ja-hum Ku, Brian Greene, Manfred Eller, Roman Knoefler, Zhijiong Luo