Patents by Inventor Marcos Karnezos

Marcos Karnezos has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040119153
    Abstract: A semiconductor multi-package module has a second package inverted and stacked over a first package, each of the packages having a die attached to a substrate, in which the second package substrate and the first package substrate are interconnected by wire bonding, and in which the first package includes a ball grid array package. Also, a method for making a semiconductor multi-package module, by providing a lower molded ball grid array package including a lower substrate and a die, affixing an upper molded package including an upper substrate in inverted orientation onto the upper surface of the lower package, and forming z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: October 8, 2003
    Publication date: June 24, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040119152
    Abstract: A semiconductor multi-package module has stacked lower and upper packages, each of which includes a die attached to a substrate, in which the second package is inverted, in which the upper and lower substrates are interconnected by wire bonding, and in which the inverted second package comprises a bump chip carrier package. Also, a method for making a semiconductor multi-package module, by providing a lower molded package including a lower substrate and a die, affixing an upper bump chip carrier package including an upper substrate in inverted orientation onto the upper surface of the lower package, and forming z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: October 8, 2003
    Publication date: June 24, 2004
    Applicant: ChipPAC, Inc.
    Inventors: Marcos Karnezos, Flynn Carson
  • Publication number: 20040113254
    Abstract: A semiconductor multi-package module has stacked first and second packages, each of which includes a die attached to a substrate, in which the second package is inverted, in which the first and second substrates are interconnected by wire bonding, and in which the first package includes a flip-chip ball grid array package having a flip-chip in a die-up configuration. Also, a method for making a semiconductor multi-package module, by providing a lower molded package including a lower substrate and a flip-chip in a die-up configuration, affixing an upper molded package including an upper substrate in inverted orientation onto the upper surface of the lower package, and forming z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: October 8, 2003
    Publication date: June 17, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040113255
    Abstract: A semiconductor multi-package module has stacked lower and upper packages, each of which includes a die attached to a substrate, in which the second package is inverted, and in which the upper and lower substrates are interconnected by wire bonding; and further in which at least one of the packages includes a stacked die package, or includes an additional stacked package. Also, a method for making a semiconductor multi-package module, by providing a lower molded package including a lower substrate and a die, affixing an upper molded package including an upper substrate in inverted orientation onto the upper surface of the lower package, in which one or both of the upper and lower packages is a stacked die package or in which one of the packages includes an additional stacked package, and forming z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: October 8, 2003
    Publication date: June 17, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040113275
    Abstract: A semiconductor multi-package module has stacked lower and upper packages, each of which includes a die attached to a substrate, in which the second package is inverted, and in which the first and second substrates are interconnected by wire bonding, and in which the first package includes a flip-chip ball grid array package having a flip-chip in a die-down configuration. Also, a method for making a semiconductor multi-package module, by providing a lower molded package including a lower substrate and a flip-chip in a die-down configuration, affixing an upper molded package including an upper substrate in inverted orientation onto the upper surface of the lower package, and forming z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: October 8, 2003
    Publication date: June 17, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040113253
    Abstract: A semiconductor multi-package module has stacked lower and upper packages, each package including a die attached to a substrate, in which the upper and lower substrates are interconnected by wire bonding, and in which the upper package is inverted. Also, a method for making a semiconductor multi-package module, by providing a lower molded package including a lower substrate and a die, affixing an upper molded package including an upper substrate in inverted orientation onto the upper surface of the lower package, and forming z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: October 8, 2003
    Publication date: June 17, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040065963
    Abstract: A semiconductor multi-package module having stacked lower and upper packages, each package including a die attached to a substrate, in which the upper and lower substrates are interconnected by wire bonding. Also, a method for making a semiconductor multi-package module, by providing a lower molded package including a lower substrate and a die, affixing an upper molded package including an upper substrate onto the upper surface of the lower package, and forming wire bond z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: August 2, 2003
    Publication date: April 8, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040063246
    Abstract: A semiconductor multi-package module having stacked second and first packages, each package including a die attached to a substrate, in which the first and second package substrates are interconnected by wire bonding, and in which the first package is a flip chip ball grid array package in a die-down configuration. Also, a method for making a semiconductor multi-package module, by providing a first package including a first package substrate and having a die-down flip chip configuration, affixing a second package including a second package substrate an upper surface of the first package, and forming z-interconnects between the first and second package substrates.
    Type: Application
    Filed: August 2, 2003
    Publication date: April 1, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040063242
    Abstract: A semiconductor multi-package module having a second package stacked over a lower ball grid array first package, each package including a die attached to a substrate, in which the first and second package substrates are interconnected by wire bonding. Also, a method for making a semiconductor multi-package module, by providing a ball grid array first package including a substrate and a die, affixing a second package including a substrate and a die onto an upper surface of the lower package, and forming z-interconnects between the first and lower substrates.
    Type: Application
    Filed: August 2, 2003
    Publication date: April 1, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040061213
    Abstract: A semiconductor multi-package module having stacked second and first packages, each package including a die attached to a substrate, in which the first and second package substrates are interconnected by wire bonding, and in which the first package is a flip chip ball grid array package in a die-up configuration. Also, a method for making a semiconductor multi-package module, by providing a first package including a first package substrate and having a die-up flip chip configuration, affixing a second package including a second package substrate an upper surface of the first package, and forming z-interconnects between the first and second package substrates.
    Type: Application
    Filed: August 2, 2003
    Publication date: April 1, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040061212
    Abstract: A semiconductor multi-package module having stacked lower and upper packages, each package including a die attached to a substrate, in which the upper and lower substrates are interconnected by wire bonding. Also, a method for making a semiconductor multi-package module, by providing a lower molded package including a lower substrate and a die, affixing an upper molded package including an upper substrate onto the upper surface of the lower package, and forming z-interconnects between the upper and lower substrates.
    Type: Application
    Filed: August 2, 2003
    Publication date: April 1, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Publication number: 20040056277
    Abstract: A semiconductor multi-package module having stacked first and second packages, each package including a die attached to a substrate, in which the first and second substrates are interconnected by wire bonding, and wherein at least one said package comprises a stacked die package. Also, a method for making a semiconductor multi-package module, by providing a stacked die molded first package including a first package substrate, affixing a second molded package including a second substrate onto an upper surface of the first package, and forming z-interconnects between the first and second substrates.
    Type: Application
    Filed: August 2, 2003
    Publication date: March 25, 2004
    Applicant: ChipPAC, Inc.
    Inventor: Marcos Karnezos
  • Patent number: 6614123
    Abstract: A plastic ball grid array semiconductor package employs a metal heat spreader having supporting arms embedded in the molding cap, in which the embedded supporting arms are not directly affixed to the substrate or in which any supporting arm that is affixed to the substrate is affixed using a resilient material such as an elastomeric adhesive. Also, a process for forming the package includes steps of placing the heat spreader in a mold cavity, placing the substrate over the mold cavity such that the die support surface of the substrate contacts the supporting arms of the heat spreader, and injecting the molding material into the cavity to form the molding cap. The substrate is positioned in register over the mold cavity such that as the molding material hardens to form the mold cap the embedded heat spreader becomes fixed in the appropriate position in relation to the substrate.
    Type: Grant
    Filed: July 31, 2001
    Date of Patent: September 2, 2003
    Assignee: ChipPAC, Inc.
    Inventors: Taekeun Lee, Flynn Carson, Marcos Karnezos
  • Patent number: 6549413
    Abstract: A package structure includes a heat spreader, a ground plane affixed to the heat spreader, and a flex tape interconnect substrate affixed to the ground plane. An aperture in the ground plane reveals a die attach surface on the heat spreader, and an aperture in the flex tape interconnect structure is aligned with the ground plane aperture such that the aligned apertures together with the revealed ground plane surface define a die cavity. The aperture in the ground plane is formed so as to form aperture walls substantially perpendicular to the ground plane. According to the invention the heat spreader, the ground plane, and the flex tape interconnect substrate have specified characteristics. Particularly, the heat spreader is provided as a metal sheet or strip, usually copper, having a “velvet type” oxide, usually a velvet black copper oxide, on at least the surface of the heat spreader to which the ground plane is to be affixed.
    Type: Grant
    Filed: February 26, 2002
    Date of Patent: April 15, 2003
    Assignee: ChipPAC, Inc.
    Inventors: Marcos Karnezos, Yong-Bae Kim
  • Publication number: 20030030139
    Abstract: A plastic ball grid array semiconductor package, employs a large heat spreader, externally attached to the upper surface of the mold cap, to provide improved thermal performance in a thin package format. The plastic ball grid array structure in the package can be constructed substantially as a standard PBGA, although in some embodiments the PBGA has a thinner molding than usual for a standard PBGA, or the wire bonding has a lower loop profile than usual, or the semiconductor device is thinner than usual. The invention can be particularly useful in applications where greater power dissipation is required, or where thin form factors and small footprints are desired.
    Type: Application
    Filed: June 26, 2001
    Publication date: February 13, 2003
    Inventors: Marcos Karnezos, Bret Zahn, Flynn Carson
  • Publication number: 20030025215
    Abstract: A plastic ball grid array semiconductor package employs a metal heat spreader having supporting arms embedded in the molding cap, in which the embedded supporting arms are not directly affixed to the substrate or in which any supporting arm that is affixed to the substrate is affixed using a resilient material such as an elastomeric adhesive. Also, a process for forming the package includes steps of placing the heat spreader in a mold cavity, placing the substrate over the mold cavity such that the die support surface of the substrate contacts the supporting arms of the heat spreader, and injecting the molding material into the cavity to form the molding cap. The substrate is positioned in register over the mold cavity such that as the molding material hardens to form the mold cap the embedded heat spreader becomes fixed in the appropriate position in relation to the substrate.
    Type: Application
    Filed: July 31, 2001
    Publication date: February 6, 2003
    Applicant: ChipPAC, Inc.
    Inventors: Taekeun Lee, Flynn Carson, Marcos Karnezos
  • Patent number: 6395582
    Abstract: A tape ball grid array (TBGA) semiconductor package having a one metal layer interconnect substrate is provided. Further provided is a method for making the TBGA package having electrical connection through the one metal layer interconnect substrate down to a ground plane. The method includes: (a) defining at least one via hole through the one metal layer interconnect substrate; (b) filling the at least one via hole of the one metal layer interconnect substrate with a first solder ball; (c) reflowing the first solder ball; (d) placing a second solder ball over the reflowed first solder ball; and (e) reflowing the second solder ball to attach the second solder ball to the reflowed first solder ball. The reflowed first solder ball and the reflowed second solder ball form a ground via connection to the ground plane of the TBGA.
    Type: Grant
    Filed: October 19, 1999
    Date of Patent: May 28, 2002
    Assignee: Signetics
    Inventors: Ju Yung Sohn, Seung Ryul Ryu, Marcos Karnezos
  • Patent number: 6373131
    Abstract: Disclosed is a semiconductor package arrangement. The package arrangement includes a heat spreader for dissipating heat generated within the semiconductor package arrangement. The package further includes a ground plane having a first side that is attached to the heat spreader with an electrically insulating adhesive. The ground plane has a first aperture defining a path to a surface of the heat spreader that is configured to receive a semiconductor die. An interconnect substrate is adhesively attached to the ground plane, and the interconnect substrate has a complementary second aperture over the first aperture of the ground plane. Preferably, the interconnect substrate has a plurality of metal patterns for electrically interconnecting the semiconductor die to electrical connections that are external to the semiconductor package arrangement.
    Type: Grant
    Filed: December 10, 1999
    Date of Patent: April 16, 2002
    Assignee: Signetics
    Inventor: Marcos Karnezos
  • Publication number: 20020031902
    Abstract: A method for connecting a chip to a leadframe includes forming bumps on a die by a Au stud-bumping technique, and attaching the chip to the leadframe by thermo-compression of the bumps onto bonding fingers of the leadframe. Also a flip chip-in-leadframe package is made according to the method. The package provides improved electrical performance particularly for devices used in RF applications.
    Type: Application
    Filed: March 9, 2001
    Publication date: March 14, 2002
    Inventors: Rajendra D. Pendse, Marcos Karnezos, Walter A. Bush
  • Patent number: 6326678
    Abstract: A molded plastic package for semiconductor devices incorporating a heat sink, controlled impedance leads and separate power and ground rings is described. The lead frame of the package, separated by a dielectric layer, is attached to a metal heat sink. It has more than one ring for power and ground connections. The die itself is attached directly onto the heat sink through a window on the dielectric and provides high power dissipation. The package is molded using conventional materials and equipment.
    Type: Grant
    Filed: September 3, 1993
    Date of Patent: December 4, 2001
    Assignee: Asat, Limited
    Inventors: Marcos Karnezos, S. C. Chang, Edward G. Combs, John R. Fahey