Patents by Inventor Mario Francisco Velez

Mario Francisco Velez has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10116285
    Abstract: A method includes forming a replica circuit above a surface of a glass-type material. The replica circuit includes a thin-film transistor (TFT) configured to function as a variable capacitor or a variable resistor. The method further includes forming a transformer above the surface of the glass-type material. The transformer is coupled to the replica circuit, and the transformer is configured to facilitate an impedance match between the replica circuit and an antenna.
    Type: Grant
    Filed: January 19, 2017
    Date of Patent: October 30, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Je-Hsiung Lan, Chi Shun Lo, Jonghae Kim, Mario Francisco Velez, John H. Hong
  • Patent number: 10115671
    Abstract: This disclosure provides systems, methods and apparatus for glass via bars that can be used in compact three-dimensional packages, including package-on-packages (PoPs). The glass via bars can provide high density electrical interconnections in the PoPs. In some implementations, the glass via bars can include integrated passive components. Packaging methods employing glass via bars are also provided.
    Type: Grant
    Filed: January 23, 2013
    Date of Patent: October 30, 2018
    Assignee: SnapTrack, Inc.
    Inventors: Ravindra V. Shenoy, Kwan-Yu Lai, Philip Jason Stephanou, Mario Francisco Velez, Jonghae Kim, Evgeni Petrovich Gousev
  • Patent number: 10103135
    Abstract: An integrated circuit (IC) device includes a die having an integrated passive device (IPD) layer. The integrated circuit device also includes a substrate supporting the die, a molding compound surrounding the die. The integrated circuit device further includes a backside conductive layer on a surface of the die that is distal from the IPD layer. The integrated circuit device also includes vias coupling the backside conductive layer to a ground plane through the molding compound.
    Type: Grant
    Filed: September 23, 2016
    Date of Patent: October 16, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Chengjie Zuo, Jonghae Kim, David Francis Berdy, Changhan Hobie Yun, Niranjan Sunil Mudakatte, Mario Francisco Velez, Shiqun Gu
  • Patent number: 10103703
    Abstract: The present disclosure provides circuits and methods for fabricating circuits. A circuit may include an insulator having a first surface, a second surface, a periphery, a first subset of circuit elements disposed on the first surface, a second subset of circuit elements disposed on the second surface, and at least one conductive sidewall disposed on the periphery, wherein the conductive sidewall electrically couples the first subset of circuit elements to the second subset of circuit elements.
    Type: Grant
    Filed: May 20, 2016
    Date of Patent: October 16, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Changhan Hobie Yun, David Francis Berdy, Chengjie Zuo, Daeik Daniel Kim, Jonghae Kim, Mario Francisco Velez, Niranjan Sunil Mudakatte, Robert Paul Mikulka
  • Patent number: 10103116
    Abstract: A conductive bump assembly may include a passive substrate. The conductive bump assembly may also include a conductive bump pad supported by the passive substrate and surrounded by a first passivation layer opening. The conductive bump assembly may further include a second passivation layer opening on the passive substrate. The second passivation layer opening may be merged with the first passivation layer opening surrounding the conductive bump pad proximate an edge of the passive substrate. The conductive bump assembly may also include a conductive bump on the conductive bump pad.
    Type: Grant
    Filed: March 22, 2016
    Date of Patent: October 16, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Daeik Daniel Kim, Mario Francisco Velez, Changhan Hobie Yun, Chengjie Zuo, David Francis Berdy, Jonghae Kim, Niranjan Sunil Mudakatte
  • Patent number: 10074625
    Abstract: An integrated circuit device in a wafer level package (WLP) includes ball grid array (BGA) balls fabricated with cavities filled with adhesives for improved solder joint reliability.
    Type: Grant
    Filed: September 20, 2015
    Date of Patent: September 11, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Mario Francisco Velez, David Francis Berdy, Changhan Hobie Yun, Jonghae Kim, Chengjie Zuo, Daeik Daniel Kim, Je-Hsiung Jeffrey Lan, Niranjan Sunil Mudakatte, Robert Paul Mikulka
  • Patent number: 10069474
    Abstract: A device includes an acoustic resonator embedded within an encapsulating structure that at least partially encapsulates the acoustic resonator. The device includes an inductor electrically connected to the acoustic resonator. At least a portion of the inductor is embedded in the encapsulating structure.
    Type: Grant
    Filed: April 25, 2016
    Date of Patent: September 4, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Changhan Hobie Yun, Chengjie Zuo, Daeik Daniel Kim, Mario Francisco Velez, Niranjan Sunil Mudakatte, Je-Hsiung Jeffrey Lan, David Francis Berdy, Yunfei Ma, Robert Paul Mikulka, Jonghae Kim
  • Patent number: 10049815
    Abstract: A 3D nested transformer includes a substrate having a set of through substrate vias daisy chained together with a set of traces. At least some of the through substrate vias have first and second conductive regions. The set of traces also includes a first set of traces coupling together at least some of the first conductive regions of the through substrate vias, and a second set of traces coupling together at least some of the second conductive regions of the through substrate vias.
    Type: Grant
    Filed: May 27, 2016
    Date of Patent: August 14, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Daeik Daniel Kim, Jonghae Kim, Chengjie Zuo, Mario Francisco Velez, Changhan Hobie Yun
  • Patent number: 10039188
    Abstract: A two-stage power delivery network includes a voltage regulator and an interposer. The interposer includes a packaging substrate having an embedded inductor. The embedded inductor includes a set of traces and a set of through substrate vias at opposing ends of the traces. The interposer is coupled to the voltage regulator. The two-stage power delivery network also includes a semiconductor die supported by the packaging substrate. The two-stage power delivery network also includes a capacitor that is supported by the packaging substrate. The capacitor is operable to provide a decoupling capacitance associated with the semiconductor die and a capacitance to reduce a switching noise of the voltage regulator.
    Type: Grant
    Filed: July 28, 2015
    Date of Patent: July 31, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Changhan Yun, Francesco Carobolante, Chengjie Zuo, Jonghae Kim, Mario Francisco Velez, Lawrence D. Smith, Matthew M. Nowak
  • Patent number: 10026546
    Abstract: An apparatus includes a substrate and a three-dimensional (3D) wirewound inductor integrated within the substrate. The apparatus further includes a capacitor coupled to the 3D wirewound inductor.
    Type: Grant
    Filed: May 20, 2016
    Date of Patent: July 17, 2018
    Assignee: QUALCOMM Incorported
    Inventors: Changhan Hobie Yun, Chengjie Zuo, Daeik Daniel Kim, Mario Francisco Velez, Niranjan Sunil Mudakatte, Jonghae Kim, David Francis Berdy
  • Publication number: 20180177052
    Abstract: Passive device assembly for accurate ground plane control is disclosed. A passive device assembly includes a device substrate conductively coupled to a ground plane separation control substrate. A passive device disposed on a lower surface of the device substrate is separated from an embedded ground plane mounted on a lower surface of the ground plane separation control substrate by a separation distance. The separation distance is accurately controlled to minimize undesirable interference that may occur to the passive device. The separation distance is provided inside the passive device assembly. Conductive mounting pads are disposed on the lower surface of the ground plane separation control substrate to support accurate alignment of the passive device assembly on a circuit board. By providing sufficient separation distance inside the passive device assembly, the passive device assembly can be precisely mounted onto any circuit board regardless of specific design and layout of the circuit board.
    Type: Application
    Filed: February 14, 2018
    Publication date: June 21, 2018
    Inventors: Chengjie Zuo, David Francis Berdy, Daeik Daniel Kim, Changhan Hobie Yun, Mario Francisco Velez, Jonghae Kim
  • Publication number: 20180167054
    Abstract: An integrated radio frequency (RF) circuit combines complementary features of passive devices and acoustic filters and includes a first die, a second die, and a third die. The first die includes a substrate having one or more passive devices. The second die includes a first acoustic filter. The second die is stacked and coupled to a first surface of the first die. The third die includes a second acoustic filter. The third die is stacked and coupled to a second surface opposite the first surface of the first die.
    Type: Application
    Filed: December 14, 2016
    Publication date: June 14, 2018
    Inventors: David Francis BERDY, Changhan Hobie YUN, Shiqun GU, Niranjan Sunil MUDAKATTE, Mario Francisco VELEZ, Chengjie ZUO, Jonghae KIM
  • Publication number: 20180145062
    Abstract: A device includes a glass substrate and a capacitor. The capacitor includes a first metal coupled to a first electrode, a dielectric structure, and a via structure comprising a second electrode of the capacitor. The first metal structure is separated from the via structure by the dielectric structure.
    Type: Application
    Filed: January 3, 2018
    Publication date: May 24, 2018
    Inventors: Je-Hsiung Jeffrey Lan, Niranjan Sunil Mudakatte, Changhan Hobie Yun, Daeik Daniel Kim, Chengjie Zuo, David Francis Berdy, Mario Francisco Velez, Jonghae Kim
  • Patent number: 9966426
    Abstract: An augmented capacitor structure includes a substrate and a first capacitor plate of a first conductive layer on the substrate. The augmented capacitor structure also includes an insulator layer on a surface of the first capacitor plate facing away from the substrate and a second capacitor plate. The second capacitor plate includes a second conductive layer on the insulator layer, supported by the first capacitor plate as a first capacitor. A second capacitor electrically is coupled in series with the first capacitor. The first capacitor plate is shared by the first capacitor and the second capacitor as a shared first capacitor plate. An extended first capacitor plate includes a first dummy portion of a third conductive layer and a first dummy via bar extending along the surface of the shared first capacitor plate. The first dummy portion extends along and is supported by the first dummy via bar.
    Type: Grant
    Filed: September 14, 2015
    Date of Patent: May 8, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Niranjan Sunil Mudakatte, Daeik Daniel Kim, David Francis Berdy, Changhan Hobie Yun, Je-Hsiung Jeffrey Lan, Chengjie Zuo, Mario Francisco Velez, Robert Paul Mikulka, Jonghae Kim
  • Patent number: 9959964
    Abstract: A thin film magnet (TFM) three-dimensional (3D) inductor structure may include a substrate with conductive vias extending through the substrate. The TFM 3D inductor structure may also include a magnetic thin film layer on at least sidewalls of the conductive vias and on a first side and an opposing second side of the substrate. The TFM 3D inductor structure may further include a first conductive trace directly on the magnetic thin film layer on the first side of the substrate and electrically coupling to at least one of the conductive vias. The TFM 3D inductor structure also includes a second conductive trace directly on the magnetic thin film layer on the second side of the substrate and coupled to at least one of the conductive vias.
    Type: Grant
    Filed: November 13, 2015
    Date of Patent: May 1, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Changhan Hobie Yun, David Francis Berdy, Daeik Daniel Kim, Chengjie Zuo, Jonghae Kim, Je-Hsiung Jeffrey Lan, Mario Francisco Velez, Niranjan Sunil Mudakatte
  • Patent number: 9954267
    Abstract: A multiplexer structure includes a passive substrate. The multiplexer structure may also include a high band filter on the passive substrate. The high band filter may include a 2D planar spiral inductor(s) on the passive substrate. The multiplexer structure may further include a low band filter on the passive substrate. The low band filter may include a 3D through-substrate inductor and a first capacitor(s) on the passive substrate. The multiplexer structure may also include a through substrate via(s) coupling the high band filter and the low band filter.
    Type: Grant
    Filed: March 10, 2016
    Date of Patent: April 24, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Changhan Hobie Yun, Daeik Daniel Kim, Mario Francisco Velez, Chengjie Zuo, David Francis Berdy, Jonghae Kim
  • Patent number: 9935166
    Abstract: In a particular embodiment, a device includes a substrate, a via that extends at least partially through the substrate, and a capacitor. A dielectric of the capacitor is located between the via and a plate of the capacitor, and the plate of the capacitor is external to the substrate and within the device.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: April 3, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Je-Hsiung Lan, Chengjie Zuo, Changhan Yun, David F. Berdy, Daeik D. Kim, Robert P. Mikulka, Mario Francisco Velez, Jonghae Kim
  • Publication number: 20180090475
    Abstract: An integrated circuit (IC) device includes a die having an integrated passive device (IPD) layer. The integrated circuit device also includes a substrate supporting the die, a molding compound surrounding the die. The integrated circuit device further includes a backside conductive layer on a surface of the die that is distal from the IPD layer. The integrated circuit device also includes vias coupling the backside conductive layer to a ground plane through the molding compound.
    Type: Application
    Filed: September 23, 2016
    Publication date: March 29, 2018
    Inventors: Chengjie ZUO, Jonghae KIM, David Francis BERDY, Changhan Hobie YUN, Niranjan Sunil MUDAKATTE, Mario Francisco VELEZ, Shiqun GU
  • Patent number: 9930783
    Abstract: Passive device assembly for accurate ground plane control is disclosed. A passive device assembly includes a device substrate conductively coupled to a ground plane separation control substrate. A passive device disposed on a lower surface of the device substrate is separated from an embedded ground plane mounted on a lower surface of the ground plane separation control substrate by a separation distance. The separation distance is accurately controlled to minimize undesirable interference that may occur to the passive device. The separation distance is provided inside the passive device assembly. Conductive mounting pads are disposed on the lower surface of the ground plane separation control substrate to support accurate alignment of the passive device assembly on a circuit board. By providing sufficient separation distance inside the passive device assembly, the passive device assembly can be precisely mounted onto any circuit board regardless of specific design and layout of the circuit board.
    Type: Grant
    Filed: March 24, 2016
    Date of Patent: March 27, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Chengjie Zuo, David Francis Berdy, Daeik Daniel Kim, Changhan Hobie Yun, Mario Francisco Velez, Jonghae Kim
  • Publication number: 20180083588
    Abstract: A capacitor may include a first capacitor plate having a first length. The capacitor may also include an inorganic capacitor dielectric layer on sidewalls and a surface of the first capacitor plate and a second capacitor plate on the inorganic capacitor dielectric layer. The second capacitor plate may have a second length less than the first length of the first capacitor plate. The capacitor may also include a conductive contact landing directly on the first capacitor plate. The conductive contact may land directly on the first capacitor plate by extending through the inorganic capacitor dielectric layer and an organic interlayer dielectric supported by the inorganic capacitor dielectric layer.
    Type: Application
    Filed: November 14, 2016
    Publication date: March 22, 2018
    Inventors: Changhan Hobie YUN, Shiqun GU, Je-Hsiung Jeffrey LAN, Jonghae KIM, Niranjan Sunil MUDAKATTE, David Francis BERDY, Mario Francisco VELEZ, Chengjie ZUO