Patents by Inventor Mario Francisco Velez

Mario Francisco Velez has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9431473
    Abstract: Several novel features pertain to a hybrid transformer formed within a semiconductor die having multiple layers. The hybrid transformer includes a first set of windings positioned on a first layer of the die. The first layer is positioned above a substrate of the die. The first set of windings includes a first port and a second port. The first set of windings is arranged to operate as a first inductor. The hybrid transformer includes a second set of windings positioned on a second layer of the die. The second layer is positioned above the substrate. The second set of windings includes a third port, a fourth port and a fifth port. The second set of windings is arranged to operate as a second inductor and a third inductor. The first set of windings and the second set of windings are arranged to operate as a vertical coupling hybrid transformer.
    Type: Grant
    Filed: November 21, 2012
    Date of Patent: August 30, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Chi Shun Lo, Je-Hsiung Lan, Mario Francisco Velez, Jonghae Kim
  • Publication number: 20160248149
    Abstract: An apparatus includes a substrate package and a three dimensional (3D) antenna structure formed in the substrate package. The 3D antenna structure includes multiple substructures to enable the 3D antenna structure to operate as a beam-forming antenna. Each of the multiple substructures has a slanted-plate configuration or a slanted-loop configuration.
    Type: Application
    Filed: February 20, 2015
    Publication date: August 25, 2016
    Inventors: Daeik Daniel Kim, David Francis Berdy, Mario Francisco Velez, Chengjie Zuo, Changhan Hobie Yun, Jonghae Kim
  • Patent number: 9425761
    Abstract: A filter includes a glass substrate having through substrate vias. The filter also includes capacitors supported by the glass substrate. The capacitors may have a width and/or thickness less than a printing resolution. The filter also includes a 3D inductor within the substrate. The 3D inductor includes a first set of traces on a first surface of the glass substrate coupled to the through substrate vias. The 3D inductor also includes a second set of traces on a second surface of the glass substrate coupled to opposite ends of the through substrate vias. The second surface of the glass substrate is opposite the first surface of the glass substrate. The through substrate vias and traces operate as the 3D inductor. The first set of traces and the second set of traces may also have a width and/or thickness less than the printing resolution.
    Type: Grant
    Filed: October 16, 2013
    Date of Patent: August 23, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Chengjie Zuo, Jonghae Kim, Changhan Hobie Yun, Daeik Daniel Kim, Mario Francisco Velez, Je-Hsiung Lan, Robert Paul Mikulka, Matthew Michael Nowak
  • Publication number: 20160240463
    Abstract: An integrated circuit device that includes a package substrate and a die coupled to the package substrate. The package substrate includes at least one dielectric layer, a first stack of first interconnects in the at least one dielectric layer, and a second interconnect formed on at least one side portion of the at least one dielectric layer. The first stack of first interconnects is configured to provide a first electrical path for a non-ground reference signal, where the first stack of first interconnects is located along at least one side of the package substrate. The second interconnect is configured to provide a second electrical path for a ground reference signal.
    Type: Application
    Filed: May 4, 2015
    Publication date: August 18, 2016
    Inventors: Uei-Ming Jow, Young Kyu Song, Jong-Hoon Lee, Xiaonan Zhang, Mario Francisco Velez
  • Patent number: 9401689
    Abstract: Tunable diplexers in three-dimensional (3D) integrated circuits (IC) (3DIC) are disclosed. In one embodiment, the tunable diplexer may be formed by providing one of either a varactor or a variable inductor in the diplexer. The variable nature of the varactor or the variable inductor allows a notch in the diplexer to be tuned so as to select a band stop to eliminate harmonics at a desired frequency as well as control the cutoff frequency of the pass band. By stacking the elements of the diplexer into three dimensions, space is conserved and a variety of varactors and inductors are able to be used.
    Type: Grant
    Filed: May 6, 2013
    Date of Patent: July 26, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Chengjie Zuo, Daeik D. Kim, Je-Hsiung Lan, Jonghae Kim, Mario Francisco Velez, Changhan Yun, David F. Berdy, Robert P. Mikulka, Matthew M. Nowak, Xiangdong Zhang, Puay H. See
  • Publication number: 20160204758
    Abstract: Tunable diplexers in three-dimensional (3D) integrated circuits (IC) (3DIC) are disclosed. In one embodiment, the tunable diplexer may be formed by providing one of either a varactor or a variable inductor in the diplexer. The variable nature of the varactor or the variable inductor allows a notch in the diplexer to be tuned so as to select a band stop to eliminate harmonics at a desired frequency as well as control the cutoff frequency of the pass band. By stacking the elements of the diplexer into three dimensions, space is conserved and a variety of varactors and inductors are able to be used.
    Type: Application
    Filed: March 24, 2016
    Publication date: July 14, 2016
    Inventors: Chengjie Zuo, Daeik D. Kim, Je-Hsiung Lan, Jonghae Kim, Mario Francisco Velez, Changhan Yun, David F. Berdy, Robert P. Mikulka, Matthew M. Nowak, Xiangdong Zhang, Puay H. See
  • Patent number: 9384883
    Abstract: A 3D nested transformer includes a substrate having a set of through substrate vias daisy chained together with a set of traces. At least some of the through substrate vias have first and second conductive regions. The set of traces also includes a first set of traces coupling together at least some of the first conductive regions of the through substrate vias, and a second set of traces coupling together at least some of the second conductive regions of the through substrate vias.
    Type: Grant
    Filed: January 14, 2014
    Date of Patent: July 5, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Daeik Daniel Kim, Jonghae Kim, Chengjie Zuo, Mario Francisco Velez, Changhan Hobie Yun
  • Patent number: 9379686
    Abstract: An integrated circuit device includes a piezoelectric substrate having a first surface and a second surface opposite the first surface. The device also includes a first electrode and a second electrode on the first surface of the piezoelectric substrate, the first electrode having a first width and the second electrode having a second width. The device further includes a third electrode and a fourth electrode on the second surface of the piezoelectric substrate, the third electrode having a third width that is substantially the same as the second width, and the fourth electrode having a fourth width that is substantially the same as the first width. The first and third electrodes operate as part of a first portion of a microelectromechanical systems (MEMS) resonator, and the second and fourth electrodes operate as part of a second portion of the MEMS resonator.
    Type: Grant
    Filed: March 4, 2014
    Date of Patent: June 28, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Changhan Hobie Yun, Chengjie Zuo, Jonghae Kim, Mario Francisco Velez, Daeik Daniel Kim, Rick Allen Wilcox
  • Publication number: 20160181233
    Abstract: Metal-insulator-metal (MIM) capacitors arranged in a pattern to reduce inductance, and related methods, are disclosed. In one aspect, circuits are provided that employ MIM capacitors coupled in series. The MIM capacitors are arranged in a pattern, wherein a MIM capacitor is placed so as to be electromagnetically adjacent to at least two MIM capacitors, and so that a current of the MIM capacitor flows in a direction opposite or substantially opposite of a direction in which a current of each adjacent MIM capacitor flows. The magnetic field generated at metal connections of each MIM capacitor rotates in an opposite direction of the magnetic field of each electromagnetically adjacent MIM capacitor, and thus a larger proportion of magnetic fields cancel out one another rather than combining, reducing equivalent series inductance (ESL) compared to linear arrangement of MIMs.
    Type: Application
    Filed: December 23, 2014
    Publication date: June 23, 2016
    Inventors: Changhan Hobie Yun, Je-Hsiung Jeffrey Lan, Daeik Daniel Kim, David Francis Berdy, Chengjie Zuo, Jonghae Kim, Niranjan Sunil Mudakatte, Mario Francisco Velez, Robert Paul Mikulka
  • Patent number: 9368564
    Abstract: Base pads are spaced by a pitch on a support surface. Conducting members, optionally Cu or other metal pillars, extend up from the base pads to top pads. A top pad interconnector connects the top pads in a configuration establishing an inductor current path between the base pads.
    Type: Grant
    Filed: March 28, 2014
    Date of Patent: June 14, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Chengjie Zuo, Jonghae Kim, Daeik Daniel Kim, Changhan Hobie Yun, Mario Francisco Velez
  • Patent number: 9368566
    Abstract: Some features pertain to an integrated device (e.g., package-on-package (PoP) device) that includes a substrate, a first die, a first encapsulation layer, a first redistribution portion, a second die, a second encapsulation layer, and a second redistribution portion. The substrate includes a first surface and a second surface. The substrate includes a capacitor. The first die is coupled to the first surface of the substrate. The first encapsulation layer encapsulates the first die. The first redistribution portion is coupled to the first encapsulation. The second die is coupled to the second surface of the substrate. The second encapsulation layer encapsulates the second die. The second redistribution portion is coupled to the second encapsulation layer.
    Type: Grant
    Filed: July 17, 2014
    Date of Patent: June 14, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Jong-Hoon Lee, Young Kyu Song, Daeik Daniel Kim, Jung Ho Yoon, Uei-Ming Jow, Mario Francisco Velez, Jonghae Kim, Xiaonan Zhang, Ryan David Lane
  • Patent number: 9370103
    Abstract: An interposer for a chipset includes multilayer thin film capacitors incorporated therein to reduce parasitic inductance in the chipset. Power and ground terminals are laid out in a staggered pattern to cancel magnetic fields between conductive vias to reduce equivalent series inductance (ESL).
    Type: Grant
    Filed: September 6, 2013
    Date of Patent: June 14, 2016
    Assignee: QUALCOMM Incorported
    Inventors: Changhan Hobie Yun, Chengjie Zuo, Jonghae Kim, Daeik Daniel Kim, Mario Francisco Velez
  • Publication number: 20160163450
    Abstract: A three-dimensional (3D) orthogonal inductor pair is embedded in and supported by a substrate, and has a first inductor having a first coil that winds around a first winding axis and a second inductor having a second coil that winds around a second winding axis. The second winding axis is orthogonal to the first winding axis. The second winding axis intersects the first winding axis at an intersection point that is within the substrate.
    Type: Application
    Filed: February 17, 2016
    Publication date: June 9, 2016
    Inventors: David Francis BERDY, Chengjie ZUO, Daeik Daniel KIM, Changhan Hobie YUN, Mario Francisco VELEZ, Robert Paul MIKULKA, Jonghae KIM
  • Patent number: 9362218
    Abstract: Some novel features pertain to a semiconductor device that includes a substrate, a first cavity that traverses the substrate. The first cavity is configured to be occupied by a interconnect material (e.g., solder ball). The substrate also includes a first metal layer coupled to a first side wall of the first cavity. The substrate further includes a first integrated passive device (IPD) on a first surface of the substrate, the first IPD coupled to the first metal layer. In some implementations, the substrate is a glass substrate. In some implementations, the first IPD is one of at least a capacitor, an inductor and/or a resistor. In some implementations, the semiconductor device further includes a second integrated passive device (IPD) on a second surface of the substrate. The second IPD is coupled to the first metal layer.
    Type: Grant
    Filed: August 16, 2013
    Date of Patent: June 7, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Daeik Daniel Kim, Young Kyu Song, Changhan Hobie Yun, Mario Francisco Velez, Chengjie Zuo, Jonghae Kim, Xiaonan Zhang, Ryan David Lane
  • Patent number: 9355967
    Abstract: An apparatus includes a device that includes at least one layer. The at least one layer includes an inter-device stress compensation pattern configured to reduce an amount of inter-device warpage prior to the device being detached from another device.
    Type: Grant
    Filed: July 19, 2013
    Date of Patent: May 31, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Daeik D. Kim, Je-Hsiung Lan, Mario Francisco Velez, Chengjie Zuo, Jonghae Kim, Changhan Yun
  • Patent number: 9343403
    Abstract: An integrated circuit device includes a substrate. The integrated circuit device also includes a first conductive stack including a back-end-of-line (BEOL) conductive layer at a first elevation with reference to the substrate. The integrated circuit device also includes a second conductive stack including the BEOL conductive layer at a second elevation with reference to the substrate. The second elevation differs from the first elevation.
    Type: Grant
    Filed: September 11, 2014
    Date of Patent: May 17, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Je-Hsiung Jeffrey Lan, David Francis Berdy, Chengjie Zuo, Daeik Daniel Kim, Changhan Hobie Yun, Mario Francisco Velez, Niranjan Sunil Mudakatte, Robert Paul Mikulka, Jonghae Kim
  • Patent number: 9343399
    Abstract: An integrated circuit device includes a substrate, and a first interlayer dielectric layer on the substrate that includes a first conductive layer and a second conductive layer. The integrated circuit device also includes a first conductive stack including a third conductive layer coupled to a portion of the second conductive layer with a first via. The integrated circuit device further includes a second conductive stack comprising a fourth conductive layer directly on a portion of the third conductive layer that is isolated from the substrate. The integrated circuit device also includes a second interlayer dielectric layer surrounding the third conductive layer and the fourth conductive layer.
    Type: Grant
    Filed: January 7, 2014
    Date of Patent: May 17, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Je-Hsiung Lan, Chengjie Zuo, Changhan Hobie Yun, Jonghae Kim, Daeik Daniel Kim, Mario Francisco Velez, Robert Paul Mikulka, Niranjan Sunil Mudakatte
  • Patent number: 9331666
    Abstract: This disclosure provides systems, methods and apparatus related to acoustic resonators that include composite transduction layers for enabling selective tuning of one or more acoustic or electromechanical properties. In one aspect, a resonator structure includes one or more first electrodes, one or more second electrodes, and a transduction layer arranged between the first and second electrodes. The transduction layer includes a plurality of constituent layers. In some implementations, the constituent layers include one or more first piezoelectric layers and one or more second piezoelectric layers. The transduction layer is configured to, responsive to signals provided to the first and second electrodes, provide at least a first mode of vibration of the transduction layer with a displacement component along the z axis and at least a second mode of vibration of the transduction layer with a displacement component along the plane of the x axis and they axis.
    Type: Grant
    Filed: October 22, 2012
    Date of Patent: May 3, 2016
    Assignee: QUALCOMM MEMS Technologies, Inc.
    Inventors: Chengjie Zuo, Jonghae Kim, Changhan Hobie Yun, Sang-June Park, Philip Jason Stephanou, Chi Shun Lo, Robert Paul Mikulka, Mario Francisco Velez, Ravindra V. Shenoy, Matthew Michael Nowak
  • Patent number: 9331665
    Abstract: Tunable diplexers in three-dimensional (3D) integrated circuits (IC) (3DIC) are disclosed. In one embodiment, the tunable diplexer may be formed by providing one of either a varactor or a variable inductor in the diplexer. The variable nature of the varactor or the variable inductor allows a notch in the diplexer to be tuned so as to select a band stop to eliminate harmonics at a desired frequency as well as control the cutoff frequency of the pass band. By stacking the elements of the diplexer into three dimensions, space is conserved and a variety of varactors and inductors are able to be used.
    Type: Grant
    Filed: May 6, 2013
    Date of Patent: May 3, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Chengjie Zuo, Daeik D. Kim, Je-Hsiung Lan, Jonghae Kim, Mario Francisco Velez, Changhan Yun, David F. Berdy, Robert P. Mikulka, Matthew M. Nowak, Xiangdong Zhang, Puay H. See
  • Patent number: 9324779
    Abstract: Some novel features pertain to an integrated device that includes a substrate, a first cavity through the substrate, and a toroid inductor configured around the first cavity of the substrate. The toroid inductor includes a set of windings configured around the first cavity. The set of windings includes a first set of interconnects on a first surface of the substrate, a set of though substrate vias (TSVs), and a second set of interconnects on a second surface of the substrate. The first set of interconnects is coupled to the second set of interconnects through the set TSVs. In some implementations, the integrated device further includes an interconnect material (e.g., solder ball) located within the first cavity. The interconnect material is configured to couple a die to a printed circuit board. In some implementations, the interconnect material is part of the toroid inductor.
    Type: Grant
    Filed: October 25, 2013
    Date of Patent: April 26, 2016
    Assignee: QUALCOMM Incorporated
    Inventors: Young Kyu Song, Daeik Daniel Kim, Jonghae Kim, Xiaonan Zhang, Ryan David Lane, Mario Francisco Velez, Chengjie Zuo, Changhan Hobie Yun