Patents by Inventor Mark Horowitz

Mark Horowitz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7736282
    Abstract: Method and apparatus for allowing a person with disabilities to learn to pedal a conventional bicycle which device also converts a conventional bicycle into an in-place exercise bike. In the bike trainer embodiment, the device allows the training wheels which are attached to the rear wheel of a bicycle to be elevated by being placed in a right and left trough of the base of the device so that the rear wheel of the bicycle is elevated off the ground and spins freely in a space between the right and left troughs. In the exercise bicycle embodiment, an adjustable rear roller assembly can be attached to the base of the device so that the rear wheel of the bicycle rests on a pair of rollers so as to allow the rear wheel of the bicycle to contact and roll on a front and rear roller so as to increase pedaling resistance while the front wheel of the bicycle is stabilized by a stand having a pair of adjustable upright members and a pair of laterally extending members for maintaining the bicycle in a stable position.
    Type: Grant
    Filed: May 22, 2007
    Date of Patent: June 15, 2010
    Inventor: Mark Horowitz
  • Publication number: 20100115191
    Abstract: A memory system is disclosed comprising a memory controller and a first set of volatile memory devices defining a first memory hierarchy. The first set of volatile memory devices are disposed on at least one first memory module, which is coupled to the memory controller in a daisy-chained configuration. A first integrated circuit buffer device is included on the module. The system has a second set of nonvolatile memory devices defining a second memory hierarchy. The second set of nonvolatile memory devices are disposed on at least one second memory module, which is coupled to the at least one first memory module in a daisy-chained configuration. The second module includes a second integrated circuit buffer device. The system is configured such that signals transmitted between the memory controller and the second memory hierarchy pass through the first memory hierarchy.
    Type: Application
    Filed: March 19, 2008
    Publication date: May 6, 2010
    Applicant: RAMBUS INC.
    Inventors: Craig Hampel, Mark Horowitz
  • Publication number: 20100025811
    Abstract: An integrated circuit device (100) includes structures (104) that exhibit performance degradation as a function of use (e.g., accumulated defects within the tunneling oxide of a Flash memory cell, or trapped charge within a charge storage layer) and heating circuitry (101) disposed in proximity to the structures to heat the structures to a temperature that reverses the degradation. The word lines or the bit lines of the memory device are used as heating elements (107).
    Type: Application
    Filed: November 29, 2007
    Publication date: February 4, 2010
    Inventors: Gary Bronner, Brent S. Haukness, Fariborz Assaderaghi, Mark D. Kellam, Mark Horowitz
  • Publication number: 20090268804
    Abstract: Disclosed is a delayed decision feedback sequence estimator comprising a delayed decision feedback sequence estimator main unit including DDFSE computing unit group including (L+M) DDFSE computing units, equal in number to a length of each of plurality of blocks into which a received data symbol sequence is divided; wherein (L+M) DDFSE computing units are connected in a pipeline configuration to execute delayed decision feedback sequence estimation of the blocks in parallel; and an edge effect detection and correction circuit that detects an edge effect due to processing the delayed decision feedback sequence estimation of the separated block and corrects a relevant bit error.
    Type: Application
    Filed: April 28, 2008
    Publication date: October 29, 2009
    Applicants: NEC ELECTRONICS CORPORATION, THE BOARD OF TRUSTEES OF THE LELAND STANFORD JUNIOR UNIVERSITY
    Inventors: Toshitsugu Kawashima, Mark Horowitz
  • Publication number: 20090097338
    Abstract: A memory device includes a receiver to receive an input data signal and to create an output signal corresponding to the present received data signal and a voltage representative of a signal sampled earlier in time.
    Type: Application
    Filed: October 24, 2008
    Publication date: April 16, 2009
    Inventors: Carl Werner, Mark Horowitz, Pak Chau, Scott Best, Stefanos Sidiropoulos
  • Patent number: 7456778
    Abstract: A current controller for a multi-level current mode driver. The current controller includes a multi-level voltage reference and at least one source calibration signal. A comparator is coupled by a coupling network to the multi-level voltage reference and the at least one source calibration signal. A selected voltage is applied from the multi-level voltage reference and a selected source calibration signal is applied from the at least one source calibration signal to the comparator.
    Type: Grant
    Filed: March 29, 2006
    Date of Patent: November 25, 2008
    Assignee: Rambus Inc.
    Inventors: Carl Werner, Mark Horowitz, Pak Chau, Scott Best, Stefanos Sidiropoulos
  • Publication number: 20080273940
    Abstract: A wing-bolt for holding panels or covers over openings for protection against intrusions during storms or bad weather.
    Type: Application
    Filed: May 3, 2007
    Publication date: November 6, 2008
    Inventor: Mark Horowitz
  • Publication number: 20080071951
    Abstract: An integrated circuit device includes a transmitting means for transmitting transmit data to an external signal line and a storing means for storing a first value representative of a transmit phase adjustment that is used to adjust when the transmit data is transmitted by the transmitting means. The first value is determined based on information stored in a memory device external to the integrated circuit device.
    Type: Application
    Filed: October 30, 2007
    Publication date: March 20, 2008
    Inventors: Mark Horowitz, Richard Barth, Craig Hampel, Alfredo Moncavo, Kevin Donnelly, Jared Zerbe
  • Publication number: 20080069561
    Abstract: Optical signals are passed in an optical medium using an approach that facilitates the mitigation of interference. According to an example embodiment, a filtering-type approach is used with an optical signal conveyed in an optical fiber, such as a multimode fiber (MMF) or a multimode waveguide. Adaptive spatial domain signal processing, responsive to a feedback signal indicative of data conveyed in the multimode waveguide, is used to mitigate interference in optical signals conveyed in the multimode waveguide.
    Type: Application
    Filed: November 14, 2007
    Publication date: March 20, 2008
    Inventors: Joseph Kahn, Mark Horowitz, Olav Solgaard, Shanhui Fan
  • Publication number: 20080052434
    Abstract: An integrated circuit device includes a transmitter circuit having an output driver to output data, and a register to store a value representative of an equalization co-efficient setting of the output driver. The value may be determined based on information stored in a supplemental memory device. The value is representative of an equalization co-efficient setting that compensates for signals present on an external signal line. The signals present on the external signal line comprise one selected from residual signals and cross coupled signals.
    Type: Application
    Filed: October 30, 2007
    Publication date: February 28, 2008
    Applicant: Rambus Inc.
    Inventors: Mark Horowitz, Richard Barth, Craig Hampel, Alfredo Moncavo, Kevin Donnelly, Jared Zerbe
  • Publication number: 20080052440
    Abstract: An integrated circuit device includes an output driver, a first register to store a value representative of a drive strength setting of the output driver, wherein the value is determined based on information stored in a supplemental memory device external to the integrated circuit memory device, and a transmitter circuit configurable to receive the value representative of a drive strength setting of the output driver. The output driver is configurable to output data synchronously with respect to an external clock signal.
    Type: Application
    Filed: October 30, 2007
    Publication date: February 28, 2008
    Inventors: Mark Horowitz, Richard Barth, Craig Hampel, Alfredo Moncavo, Kevin Donnelly, Jared Zerbe
  • Patent number: 7333578
    Abstract: An input data sequence is sampled according to a sampling clock such that a first set of samples corresponds to data values and a second set of samples corresponds to edges between the data values. The phase error between data transitions in the input sequence and the sampled edges is determined based on amplitudes of the sampled edges. The sampling clock's phase is adjusted based on the determined phase error. Typically, the phase error is proportional to an amplitude of a sampled edge. Sampled edge amplitude values are added or subtracted, according to the direction of each transition about each edge to form an error value which indicates the amount phase error.
    Type: Grant
    Filed: May 22, 2001
    Date of Patent: February 19, 2008
    Assignee: The Board of Trustees of the Leland Stanford Junior University
    Inventors: Ramin Farjad-Rad, Mark Horowitz
  • Publication number: 20070297520
    Abstract: Described are communication systems that convey differential and common-mode signals over the same differential channel. Noise-tolerant communication schemes use low-amplitude common-mode signals that are easily rejected by differential receivers, thus allowing for very high differential data rates. Some embodiments employ the common-mode signals to transmit backchannel signals for adjusting the characteristics of the differential transmitter. Backchannel control signals are effectively conveyed even if the forward channel transmitter is so maladjusted that the received differential data is unrecognizable. Systems in accordance with the above-described embodiments obtain these advantages without additional pins or communications channels, and are compatible with both AC-coupled and DC-coupled communications channels. Data coding schemes and corresponding data recovery circuits eliminate the need for complex, high-speed CDR circuits.
    Type: Application
    Filed: August 23, 2007
    Publication date: December 27, 2007
    Inventors: Andrew Ho, Vladimir Stojanovic, Fred Chen, Elad Alon, Mark Horowitz
  • Patent number: 7308044
    Abstract: A technique for receiving differential multi-PAM signals is disclosed. In one particular exemplary embodiment, the technique may be realized as a differential multi-PAM extractor circuit. In this particular exemplary embodiment, the differential multi-PAM extractor circuit comprises an upper LSB sampler circuit configured to receive a differential multi-PAM input signal and a first differential reference signal, and to generate a first differential sampled output signal. The differential multi-PAM extractor circuit also comprises a lower LSB sampler circuit configured to receive the differential multi-PAM input signal and a second differential reference signal, and to generate a second differential sampled output signal.
    Type: Grant
    Filed: September 30, 2003
    Date of Patent: December 11, 2007
    Assignee: Rambus Inc
    Inventors: Jared LeVan Zerbe, Grace Tsang, Mark Horowitz, Bruno Werner Garlepp, Carl William Werner
  • Patent number: 7298807
    Abstract: A circuit, apparatus and method for maximizing system margins by adjusting a duty-cycle of a clock signal in a receive circuit to whatever duty-cycle is optimal for the particular incoming serial data, rather than the typical 50% duty-cycle, is provided in embodiments of the present invention. A receive circuit, including duty-cycle-correction logic, is included in a double-data rate communication apparatus having a transmit circuit transmitting serial data having duty-cycle distortion. A receive circuit includes a first and second sampler to obtain data and edge values of an incoming serial data responsive to a data and edge clock, respectively. A duty-cycle-correction logic generates a duty-cycle-correction signal to a duty-cycle clock integrator that adjusts the edge clock signals while maintaining quadrature to the data clocks. In an embodiment of the present invention, a duty-cycle-correction logic includes an evaluator circuit to generate an up or down signal responsive to the data and/or edge values.
    Type: Grant
    Filed: September 26, 2003
    Date of Patent: November 20, 2007
    Assignee: Rambus Inc.
    Inventors: Jared Zerbe, Mark Horowitz, Carl Werner
  • Publication number: 20070252074
    Abstract: Image data is processed to facilitate focusing and/or optical correction. According to an example embodiment of the present invention, an imaging arrangement collects light data corresponding to light passing through a particular focal plane. The light data is collected using an approach that facilitates the determination of the direction from which various portions of the light incident upon a portion of the focal plane emanate from. Using this directional information in connection with value of the light as detected by photosensors, an image represented by the light is selectively focused and/or corrected.
    Type: Application
    Filed: September 30, 2005
    Publication date: November 1, 2007
    Applicant: THE BOARD OF TRUSTEES OF THE LELAND STANFORD JUNIO
    Inventors: Yi-Ren Ng, Patrick Hanrahan, Marc Levoy, Mark Horowitz
  • Publication number: 20070239914
    Abstract: An integrated circuit device is described. The integrated circuit device includes a transmitter circuit having an output driver to output data, and a register to store a value representative of an equalization co-efficient setting of the output driver. The value may be determined based on information stored in a supplemental memory device.
    Type: Application
    Filed: February 6, 2007
    Publication date: October 11, 2007
    Inventors: Mark Horowitz, Richard Barth, Craig Hampel, Alfredo Moncayo, Kevin Donnelly, Jared Zerbe
  • Publication number: 20070201280
    Abstract: A method and system for transferring information within a computer system is provided. The system includes a memory device that has a lower power mode in which data transfer circuitry is not driven by a clock signal, and a higher power mode in which data transfer circuitry is driven by a clock signal. The system further includes a memory controller that sends control signals to the memory device to initiate a data transfer transaction. The memory device receives the control signals asynchronously, and assumes the second mode in response to one of the control signals. While the memory device is in the second mode, the memory controller sends a control signal to identify a particular clock cycle. The memory device synchronously transfers the data. The memory device determines when to begin the data transfer based on the identified clock cycle and the type of data transfer that has been specified.
    Type: Application
    Filed: April 30, 2007
    Publication date: August 30, 2007
    Applicant: RAMBUS INC.
    Inventors: Richard Barth, Mark Horowitz, Craig Hampel, Frederick Ware
  • Publication number: 20070140035
    Abstract: A semiconductor memory device has a memory core that includes at least eight banks of dynamic random access storage cells and an internal data bus coupled to the memory core. The internal data bus receives a plurality of data bits from a selected bank of the memory core. The semiconductor memory device further comprises a first interface to receive a read command from external to the semiconductor memory device and a second interface to output first and second subsets of the plurality of data bits. The first subset is output during a first phase of an external clock signal and the second subset is output during a second phase of the external clock signal. The first phase includes a first edge transition and the second phase includes a second edge transition. The second edge transition is an opposite edge transition with respect to the first edge transition.
    Type: Application
    Filed: February 14, 2007
    Publication date: June 21, 2007
    Inventors: Richard Barth, Ely Tsern, Mark Horowitz, Donald Stark, Craig Hampel, Frederick Ware, John Dillon, Nancy Dillon
  • Publication number: 20070143387
    Abstract: A first device is described. The first device may include a linear transformation circuit to implement multiplication by a matrix D. The linear transformation circuit may have an input to receive a vector having N digital values and an output to output N first output signals, a sign-adjustment circuit to adjust signs of a subset including at least M of the N first output signals in accordance with a set of coefficients H, and a conversion (DAC) circuit coupled to the sign-adjustment circuit. Outputs from the DAC circuit may be summed to produce an output.
    Type: Application
    Filed: December 19, 2005
    Publication date: June 21, 2007
    Inventors: Aliazam Abbasfar, Amir Amirkhany, Vladimir Stojanovic, Mark Horowitz