Patents by Inventor Martin Poelzl

Martin Poelzl has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090026531
    Abstract: A method for insulating a semiconducting material in a trench from a substrate, wherein the trench is formed in the substrate and comprising an upper portion and a lower portion, the lower portion being lined with a first insulating layer and filled, at least partially, with a semiconducting material, comprises an isotropic etching of the substrate and the semiconducting material, and forming a second insulating layer in the trench, wherein the second insulating layer covers, at least partially, the substrate and the semiconducting material.
    Type: Application
    Filed: July 23, 2007
    Publication date: January 29, 2009
    Applicant: Infineon Technologies Austria AG
    Inventor: Martin Poelzl
  • Publication number: 20080214004
    Abstract: A method for manufacturing a semiconductor device and semiconductor device. One embodiment provides a semiconductor substrate with an active region and a margin region bordering on the active region. The spacer layer in the margin region is broken through at a selected location and at least part of the spacer layer is removed in the active region using a common process. The location is selected such that at least part of the semiconductor mesa structure is exposed and the spacer layer in the margin region is broken through to the conductive layer and not to the semiconductor substrate.
    Type: Application
    Filed: February 28, 2008
    Publication date: September 4, 2008
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Martin Poelzl, Walter Rieger, Markus Zundel
  • Publication number: 20080211019
    Abstract: A field-effect transistor and a method for manufacturing a field-effect transistor is disclosed. One embodiment includes a substrate having a surface along which a trench is implemented, wherein the trench has a trench bottom and a trench edge. A source area is implemented at the trench edge and a gate electrode at least partially implemented in the trench and separated from the substrate by an insulation layer. The field-effect transistor includes a drain electrode at a side of the substrate facing away from the surface. An additional electrode is implemented between the gate electrode and the trench bottom and electrically insulated from the substrate and an electrical connection between the additional electrode and the gate electrode, wherein the electrical connection has a predetermined ohmic resistance value.
    Type: Application
    Filed: December 26, 2007
    Publication date: September 4, 2008
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Dietmar Kotz, Martin Poelzl, Rudolf Zelsacher
  • Patent number: 7414286
    Abstract: A trench transistor having a semiconductor body, in which a trench structure and an electrode structure embedded in the trench structure is disclosed. The electrode structure is electrically insulated from the semiconductor body by an insulation structure. The electrode structure has a gate electrode structure and a field electrode structure arranged below the gate electrode structure and electrically insulated from the latter. There is provided between the gate electrode structure and the field electrode structure a shielding structure for reducing the capacitive coupling between the gate electrode structure and the field electrode structure.
    Type: Grant
    Filed: August 31, 2006
    Date of Patent: August 19, 2008
    Assignee: Infineon Technologies AG
    Inventors: Franz Hirler, Martin Poelzl, Markus Zundel, Rudolf Zelsacher
  • Patent number: 7375029
    Abstract: A method for fabricating contact holes in a semiconductor body proceeds from a structure in which: a plurality of trenches isolated from one another by mesa regions are provided in the semiconductor body, and electrodes are provided in the trenches, which electrodes are electrically insulated from the semiconductor body by a first insulation layer, and the upper ends of which electrodes are situated at a deeper level than the upper ends of the trenches. The method comprises the steps of: producing a second insulation layer by subjecting parts of the surface of the structure to a thermal oxidation process, and carrying out a planarization process in such a way that the semiconductor body is uncovered in the region of the mesa regions, and forming the contact holes in the mesa regions using the residues of the second insulation layer remaining after the planarization process as a contact hole mask.
    Type: Grant
    Filed: November 25, 2005
    Date of Patent: May 20, 2008
    Assignee: Infineon Technologies AG
    Inventor: Martin Poelzl
  • Publication number: 20080096382
    Abstract: A method for producing an integrated circuit is disclosed. One embodiment includes application of a barrier layer on the surface of the semiconductor body and in the trench, which barrier layer completely fills the trench and is at least partly deposited by using a CVD method. A metallization layer is produced onto a surface of the barrier layer that arose as a result of the application above the trench and the surface of the semiconductor body.
    Type: Application
    Filed: October 17, 2007
    Publication date: April 24, 2008
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Paul GANITZER, Walter RIEGER, Martin POELZL, Oliver HAEBERLEN
  • Patent number: 7303961
    Abstract: A method for producing a junction region (2, 5, 6, 7) between a trench (3) and a semiconductor zone (2) surrounding the trench (3) in a trench semiconductor device (1) has the following steps: application of an oxidation barrier layer (15) to an upper part (O) of the inner walls of the trench (3), and production of a first oxide layer (7) on a lower part (U) of the inner walls, said lower part not being covered by the oxidation barrier layer (15), by means of thermal oxidation of the uncovered (U) part of the inner walls.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: December 4, 2007
    Assignee: Infineon Technologies AG
    Inventors: Hans Weber, Gerhard Silvester Neugschwandtner, Martin Poelzl
  • Patent number: 7250343
    Abstract: In the case of the cost-effective method according to the invention for fabricating a power transistor arrangement, a trench power transistor arrangement (1) is fabricated with four patterning planes each containing a lithography step. The power transistor arrangement according to the invention has a cell array (3) with cell array trenches (5) each containing a field electrode structure (11) and a gate electrode structure (10). The field electrode structure (11) is electrically conductively connected to the source metallization (15) by a connection trench (6) in the cell array (3).
    Type: Grant
    Filed: November 12, 2004
    Date of Patent: July 31, 2007
    Assignee: Infineon Technologies AG
    Inventors: Manfred Kotek, Oliver Häberlen, Martin Pölzl, Walter Rieger
  • Publication number: 20070114600
    Abstract: A trench transistor having a semiconductor body, in which a trench structure and an electrode structure embedded in the trench structure is disclosed. The electrode structure is electrically insulated from the semiconductor body by an insulation structure. The electrode structure has a gate electrode structure and a field electrode structure arranged below the gate electrode structure and electrically insulated from the latter. There is provided between the gate electrode structure and the field electrode structure a shielding structure for reducing the capacitive coupling between the gate electrode structure and the field electrode structure.
    Type: Application
    Filed: August 31, 2006
    Publication date: May 24, 2007
    Inventors: Franz Hirler, Martin Poelzl, Markus Zundel, Rudolf Zelsacher
  • Publication number: 20070059887
    Abstract: A method is disclosed for producing a trench transistor which has at least two trenches with in each case a field electrode arranged therein and a gate electrode arranged therein. In the method, it is provided to implement the trenches with different trench widths and then to produce the field electrodes by filling up the trenches with an electrode material and subsequent cutting back of the electrode material. The different trench width leads to different etching rates during the cutting back of the electrode material, and thus to field electrodes which are spaced apart from a top edge of the trenches by different amounts. Following this, the gate electrodes are produced which, due to the different dimensions of the field electrodes, extend into the trenches to a different depth, resulting in different gate capacitances for the gate electrodes in the two trenches.
    Type: Application
    Filed: August 30, 2006
    Publication date: March 15, 2007
    Applicant: Infineon Technologies AG
    Inventors: Martin Poelzl, Franz Hirler
  • Patent number: 7186618
    Abstract: When fabricating trench power transistor arrangements (1) with active cell array trenches (5) and passive connecting trenches (6), the cell array trenches (5) are provided in greater width than the connecting trenches (6). An auxiliary layer (24) is deposited conformally onto a lower field electrode structure (11) in the cell array trenches (5) and the connecting trenches (6) and is etched back as far as the top edge in the connecting trenches (6), which removes it from the cell array trenches (5). The auxiliary layer (24) allows the gate oxide (20) to be patterned without a complex mask process. An edge trench (7), with an electrode, on the potential of the field electrode structure (11) shields the cell array (3) from a drain potential.
    Type: Grant
    Filed: October 29, 2004
    Date of Patent: March 6, 2007
    Assignee: Infineon Technologies AG
    Inventors: Martin Pölzl, Franz Hirler, Oliver Häberlen, Manfred Kotek, Walter Rieger
  • Patent number: 7091573
    Abstract: The power transistor has a trench cell in a semiconductor body. A lower edge of the gate electrode has a profile which is not horizontal, i.e., not planar with respect to the field electrode.
    Type: Grant
    Filed: September 18, 2003
    Date of Patent: August 15, 2006
    Assignee: Infineon Technologies AG
    Inventors: Franz Hirler, Jenoe Tihanyi, Ralf Henninger, Joachim Krumrey, Martin Poelzl, Walter Rieger
  • Publication number: 20060141739
    Abstract: A method for fabricating contact holes in a semiconductor body proceeds from a structure in which: a plurality of trenches isolated from one another by mesa regions are provided in the semiconductor body, and electrodes are provided in the trenches, which electrodes are electrically insulated from the semiconductor body by a first insulation layer, and the upper ends of which electrodes are situated at a deeper level than the upper ends of the trenches. The method comprises the steps of: producing a second insulation layer by subjecting parts of the surface of the structure to a thermal oxidation process, and carrying out a planarization process in such a way that the semiconductor body is uncovered in the region of the mesa regions, and forming the contact holes in the mesa regions using the residues of the second insulation layer remaining after the planarization process as a contact hole mask.
    Type: Application
    Filed: November 25, 2005
    Publication date: June 29, 2006
    Applicant: Infineon Technologies AG
    Inventor: Martin Poelzl
  • Publication number: 20060097312
    Abstract: The invention relates to a method for producing a vertical transistor component, having the following method steps of: Providing a semiconductor substrate (100), applying an auxiliary layer (110) to the semiconductor substrate (100), patterning the auxiliary layer (110) for the purpose of producing at least one trench (114) which extends as far as the semiconductor substrate (100) and which has opposite sidewalls (115), producing a monocrystalline semiconductor layer (132) on at least one of the sidewalls (115) of the trench (114), producing an electrode (140) insulated from the monocrystalline semiconductor layer (132) on the at least one sidewall (115) of the trench (114) and the semiconductor substrate (100).
    Type: Application
    Filed: September 30, 2005
    Publication date: May 11, 2006
    Applicant: Infineon Technologies AG
    Inventors: Martin Poelzl, Walter Rieger
  • Patent number: 7005351
    Abstract: A method for fabricating a transistor configuration including at least one trench transistor cell has a gate electrode and a field electrode disposed in a trench below the gate electrode. The trenches are formed in a semiconductor substrate. A drift zone, a channel zone, and a source zone are in each case provided in the semiconductor substrate. According to the invention, the source zone and/or the channel zone are formed at the earliest after the introduction of the trenches into the semiconductor substrate by implantation and diffusion.
    Type: Grant
    Filed: March 19, 2003
    Date of Patent: February 28, 2006
    Assignee: Infineon Technologies AG
    Inventors: Ralf Henninger, Franz Hirler, Joachim Krumrey, Walter Rieger, Martin Pölzl, Heimo Hofer
  • Publication number: 20050269711
    Abstract: A semiconductor device has elongate plug structures extending in the lateral direction. The plug structures serve as electrical lines in order to enable locally defined lateral current flows within the cell array, within edge regions or logic regions of the semiconductor device.
    Type: Application
    Filed: May 18, 2005
    Publication date: December 8, 2005
    Applicant: Infineon Technologies AG
    Inventors: Walter Rieger, Franz Hirler, Martin Poelzl, Manfred Kotek
  • Publication number: 20050242370
    Abstract: A method for producing a junction region (2, 5, 6, 7) between a trench (3) and a semiconductor zone (2) surrounding the trench (3) in a trench semiconductor device (1) has the following steps: application of an oxidation barrier layer (15) to an upper part (O) of the inner walls of the trench (3), and production of a first oxide layer (7) on a lower part (U) of the inner walls, said lower part not being covered by the oxidation barrier layer (15), by means of thermal oxidation of the uncovered (U) part of the inner walls.
    Type: Application
    Filed: December 30, 2004
    Publication date: November 3, 2005
    Applicant: Infineon Technologies AG
    Inventors: Hans Weber, Gerhard Neugschwandtner, Martin Poelzl
  • Patent number: 6927101
    Abstract: A method for fabricating a field-effect-controllable semiconductor component includes providing a configuration having a semiconductor body with a front side, a rear side, a first terminal zone of a first conduction type, a channel zone of a second conduction type formed above the first terminal zone, and at least one control electrode adjacent the channel zone. The control electrode is insulated from the semiconductor body. A second terminal zone of the first conduction type is fabricated in the channel zone near the front side of the semiconductor body by: doping the channel zone near the front side with a first dopant concentration to fabricate a first zone of the first conduction type, and doping a section of the first zone with a second dopant concentration higher than the first dopant concentration to form a second zone of the first conduction type.
    Type: Grant
    Filed: March 28, 2003
    Date of Patent: August 9, 2005
    Assignee: Infineon Technologies AG
    Inventors: Ralf Henninger, Franz Hirler, Martin Pölzl, Walter Rieger
  • Patent number: 6891223
    Abstract: Transistor configurations have trench transistor cells disposed along trenches in a semiconductor substrate with two or more electrode structures disposed in the trenches, and also metallizations are disposed above a substrate surface of the semiconductor substrate. The trenches extend into an inactive edge region of the transistor configuration and an electrically conductive connection between the electrode structures and corresponding metallizations are provided in the edge region.
    Type: Grant
    Filed: March 19, 2003
    Date of Patent: May 10, 2005
    Assignee: Infineon Technologies AG
    Inventors: Joachim Krumrey, Franz Hirler, Ralf Henninger, Martin Pölzl, Walter Rieger
  • Patent number: 6806533
    Abstract: A semiconductor component has a cell array formed in a semiconductor body with a number of identical transistor cells and at least one edge cell formed at an edge of the cell array. Each of the transistor cells has a control electrode, which is formed in a trench, and the edge cell has a field plate, which is formed in a trench, with a distance between the trench of the edge cell and the trench of the immediately adjacent transistor cell being less than the distance between a trench of a transistor cell and the trench of an immediately adjacent transistor cell in the cell array.
    Type: Grant
    Filed: March 28, 2003
    Date of Patent: October 19, 2004
    Assignee: Infineon Technologies AG
    Inventors: Ralf Henninger, Franz Hirler, Joachim Krumrey, Markus Zundel, Walter Rieger, Martin Pölzl