Patents by Inventor Min-Ho Kwon

Min-Ho Kwon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8638376
    Abstract: An image sensor comprises a plurality of pixel units connected to a column line, a signal process circuit configured to process a signal output from the column line according to a switching operation, and a kick-back noise blocking circuit configured to reduce kick-back noise caused by the switching operation. Each of the pixel units includes a photoelectric conversion element. The kick-back noise blocking circuit is connected between the column line and the signal process circuit.
    Type: Grant
    Filed: January 13, 2010
    Date of Patent: January 28, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min Ho Kwon, Seog Heon Ham, Dong Hun Lee, Kwi Sung Yoo, Wun-Ki Jung
  • Patent number: 8625014
    Abstract: An amplifier is provided. The amplifier includes a differential amplifier including a tail, a current mirror connected between output terminals of the differential amplifier and a power line receiving a supply voltage, and a first switching circuit for connecting and disconnecting one of the output terminals of the differential amplifier to and from the tail in response to a first switching signal.
    Type: Grant
    Filed: March 29, 2011
    Date of Patent: January 7, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwi Sung Yoo, Seog Heon Ham, Dong Hun Lee, Min Ho Kwon, Wun-Ki Jung
  • Patent number: 8605176
    Abstract: Example embodiments are directed to an analog-to-digital converter (ADC) that controls a gain by changing a system parameter, an image sensor including the ADC and a method of operating the ADC. The ADC includes a sigma-delta modulator which receives an input signal and a clock signal and sigma-delta modulates the input signal into a digital output signal based on the clock signal and an accumulation unit which accumulates the digital output signal at each cycle of the clock signal according to an analog-to-digital conversion time and outputs an accumulation result. A system parameter is varied during the analog-to-digital conversion time to control a gain of the ADC.
    Type: Grant
    Filed: September 10, 2010
    Date of Patent: December 10, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wun-Ki Jung, Seog Heon Ham, Dong Hun Lee, Kwi Sung Yoo, Min Ho Kwon
  • Patent number: 8593319
    Abstract: An image sensor includes a delta-sigma analog-to-digital converter (ADC) including a delta-sigma modulator (DSM) and a voltage adjusting circuit. The DSM is configured to perform delta-sigma modulation on an analog signal from a unit pixel. The delta-sigma ADC is configured to convert the analog signal to a digital signal. The voltage adjusting circuit includes a replica inverter having a same configuration as at least one inverter included in the DSM. The voltage adjusting circuit is configured to adjust a power supply voltage and an input voltage provided to the at least one inverter based on a current flowing in the replica inverter.
    Type: Grant
    Filed: September 12, 2012
    Date of Patent: November 26, 2013
    Assignees: Samsung Electronics Co., Ltd., Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Min-Ho Kwon, Seog-Heon Ham, Jeong-Jin Roh, Jae-Jin Yeo, Yong-Suk Choi, Gun-Hee Han
  • Patent number: 8547461
    Abstract: An analog-to-digital converter includes a comparison signal generation unit and a control unit. The comparison signal generation unit determines a logic level of a comparison signal by comparing an input signal with a selected reference signal based on a switch control signal in a first comparison mode, and by comparing a difference voltage with a ramp signal based on the switch control signal in a second comparison mode. The difference voltage is generated based on the input signal and the selected reference signal such that a level of the difference voltage is lower than a fine voltage level corresponding to a voltage level of the selected reference signal in the second comparison mode. The control unit generates the switch control signal based on the comparison signal and a mode selection signal.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: October 1, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wun-Ki Jung, Seung-Hyun Lim, Dong-Hun Lee, Kwi-Sung Yoo, Min-Ho Kwon, Chi-Ho Hwang
  • Publication number: 20130228672
    Abstract: A line memory device includes a plurality of memory cells, a data line pair, a sense amplifier and an output unit. The plurality of memory cells are disposed adjacent to each other in a line. The data line pair is coupled to the memory cells to sequentially transfer memory data bits stored in the memory cells to the sense amplifier. The sense amplifier is configured to amplify the memory data bits that are sequentially transferred through the data line pair by corresponding delay times which are different from each other. The output unit samples an output of the sense amplifier to sequentially output retimed data bits of the memory data bits in response to a read clock signal. The read clock signal has a cyclic period which is less than a maximum delay time among the delay times.
    Type: Application
    Filed: February 4, 2013
    Publication date: September 5, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: WUN-KI JUNG, MIN-HO KWON, KWI-SUNG YOO, WON-HO CHOI, DONG-HUN LEE, SEOG-HEON HAM
  • Patent number: 8514306
    Abstract: A correlated double sampling (CDS) circuit is provided. The CDS circuit is configured to perform a CDS on a reset signal and an image signal during a CDS phase respectively. The CDS circuit includes a sampling circuit configured to output a difference between a correlated double sampled reset signal and a correlated double sampled image signal, and a feedback unit configured to feedback the difference output from the sampling circuit during a PGA phase to an input of the sampling circuit.
    Type: Grant
    Filed: July 7, 2010
    Date of Patent: August 20, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wun-Ki Jung, Seog Heon Ham, Dong Hun Lee, Kwi Sung Yoo, Min Ho Kwon
  • Publication number: 20130162857
    Abstract: An image sensor includes a delta-sigma analog-to-digital converter (ADC) including a delta-sigma modulator (DSM) and a voltage adjusting circuit. The DSM is configured to perform delta-sigma modulation on an analog signal from a unit pixel. The delta-sigma ADC is configured to convert the analog signal to a digital signal. The voltage adjusting circuit includes a replica inverter having a same configuration as at least one inverter included in the DSM. The voltage adjusting circuit is configured to adjust a power supply voltage and an input voltage provided to the at least one inverter based on a current flowing in the replica inverter.
    Type: Application
    Filed: September 12, 2012
    Publication date: June 27, 2013
    Applicants: Industry-Academic Cooperation Foundation, Yonsei University, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Ho KWON, Seog-Heon HAM, Jeong-Jin ROH, Jae-Jin YEO, Yong-Suk CHOI, Gun-Hee HAN
  • Publication number: 20130135503
    Abstract: An apparatus includes an operational amplifier circuit comprising at least one operational amplifier and a feedback circuit coupled between the output terminal and input terminal of the operational amplifier circuit and configured to apply a feedback gain to an output signal at the output of the first operational amplifier. The apparatus further includes a variable compensation capacitor coupled to the output terminal of the operational amplifier circuit and configured to vary a capacitance thereof responsive to the feedback gain.
    Type: Application
    Filed: September 14, 2012
    Publication date: May 30, 2013
    Inventors: Yu Jin Park, Soon Hwa Kang, Min Ho Kwon, Jae Hong Kim, Kwi Sung Yoo, Seung Hyun Lim
  • Patent number: 8416311
    Abstract: In one embodiment, the ADC includes a modulator configured to generate a symbol sequence, an operand generator configured to generate operands, and a selector configured to selectively output at least one of (1) a reference value and (2) at least one of the operands based on the symbol sequence. The ADC further includes an accumulator configured to accumulate output from the selector.
    Type: Grant
    Filed: February 22, 2010
    Date of Patent: April 9, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwi Sung Yoo, Seog Heon Ham, Dong Hun Lee, Min Ho Kwon, Wun-Ki Jung
  • Patent number: 8379127
    Abstract: Provided are a pixel sensor array and a complementary metal-oxide semiconductor (CMOS) image sensor including the same. The pixel sensor array includes a photoelectric transformation element configured to generate electric charges in response to incident light. A signal transmitting circuit is configured to output the electric charges accumulated in the photoelectric transformation element to a first node based on a first control signal, change an electric potential of the first node to an electric potential of a second signal line based on a second control signal, and output a signal sensed in the first node to a first signal line based on a third control signal. A switch element is configured to connect a supply power terminal to the second signal line based on a fourth control signal. A comparator connected to the first signal line and the second signal line and configured to compare a voltage of the signal and a voltage of a reference signal.
    Type: Grant
    Filed: November 5, 2009
    Date of Patent: February 19, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wun-ki Jung, Seog-heon Ham, Dong-hun Lee, Kwi-sung Yoo, Min-ho Kwon
  • Patent number: 8300116
    Abstract: A two-path sigma-delta analog-to-digital converter and an image sensor including the same are provided. The two-path sigma-delta analog-to-digital converter includes at least one integrator configured to integrate a first integrator input signal during a second half cycle of a clock signal and integrate a second integrator input signal during a first half cycle of the clock signal by using a single operational amplifier; a quantizer configured to quantize integrated signals from the at least one integrator and output a first digital signal and a second digital signal; and a feedback loop configured to feed back the first and second digital signals to an input of the at least one integrator. A first analog signal and a second analog signal respectively input from two input paths are respectively converted to the first and second digital signals using the single operational amplifier, thereby increasing power efficiency and reducing an area.
    Type: Grant
    Filed: February 4, 2010
    Date of Patent: October 30, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min Ho Kwon, Seog Heon Ham, Dong Hun Lee, Kwi Sung Yoo, Wun-Ki Jung
  • Patent number: 8248284
    Abstract: An analog-digital converter (ADC) includes a correlated double sampling (CDS) circuit configured to perform CDS on each of a reset signal and an image signal output from a pixel to generate a correlated double sampled reset signal and a correlated double sampled image signal, respectively. A delta sigma (??) ADC, also included in the ADC, is configured to output a difference between a first digital code that is generated by performing ?? analog-digital conversion on the correlated double sampled reset signal and a second digital code that is generated by performing ?? analog-digital conversion on the correlated double sampled image signal.
    Type: Grant
    Filed: May 20, 2010
    Date of Patent: August 21, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wun-Ki Jung, Seog Heon Ham, Dong Hun Lee, Kwi Sung Yoo, Min Ho Kwon
  • Publication number: 20120176523
    Abstract: A sense amplifier having a negative capacitance circuit receives differential input signals via a pair of data lines, and senses and amplifies a voltage difference between differential output signals corresponding to the differential input signals as loaded by the negative capacitance circuit using a differential-to-single-ended amplifier to generate a corresponding data output signal.
    Type: Application
    Filed: January 9, 2012
    Publication date: July 12, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwi Sung Yoo, Min Ho Kwon, Wun-Ki Jung, Jin Ho Seo, Dong Hun Lee, Won Ho Choi, Jae Hong Kim
  • Publication number: 20120176501
    Abstract: An image sensor includes a pixel array including a plurality of pixels which are arranged in a matrix of a plurality of rows and columns and each of the plurality of pixels being configured to convert intensity of incident light into an electrical image signal; and an extended counting analog-to-digital converter configured to perform a first analog-to-digital conversion to provide a digital signal from an output signal of the pixel array, to obtain a residue using the output signal of the pixel array and the digital signal, and to perform a second analog-to-digital conversion using the residue.
    Type: Application
    Filed: January 11, 2012
    Publication date: July 12, 2012
    Inventors: Kwi Sung Yoo, Min Ho Kwon, Wun-Ki Jung, Jin Ho Seo, Dong Hun Lee, Seung Hyun Lim, Jae Hong Kim
  • Publication number: 20120133800
    Abstract: An offset canceling circuit stores charge corresponding to a voltage difference between a reset voltage received from a unit pixel and a reference voltage, thereby canceling an offset of the unit pixel.
    Type: Application
    Filed: October 13, 2011
    Publication date: May 31, 2012
    Inventors: Wun-Ki Jung, Kwi-Sung Yoo, Min-Ho Kwon, Jae-Hong Kim, Seung-Hyun Lim, Yu-Jin Park
  • Publication number: 20120104229
    Abstract: A temperature sensor includes a band gap reference (BGR) circuit, a voltage generation unit and a digital CDS circuit. The band gap reference (BGR) circuit generates a reference voltage proportional to a temperature. The voltage generation unit generates a first voltage and a second voltage based on the reference voltage, where the first voltage and the second voltage are proportional to the temperature. The digital CDS circuit generates a digital signal corresponding to the temperature by performing a digital correlated double sampling (CDS) operation on the first voltage and the second voltage. The temperature sensor is able to detect a temperature accurately.
    Type: Application
    Filed: September 23, 2011
    Publication date: May 3, 2012
    Inventors: Min-Ho Kwon, Sin-Hwan Lim, Jin-Ho Seo, Ju-Hyun Ko, Young-Tae Jang, Kyo-Jin Choo
  • Publication number: 20120097839
    Abstract: An analog-to-digital converter includes a modulation unit and a digital signal generation unit. The modulation unit is disposed corresponding to at least one column line, and sequentially perform delta-sigma modulation on an analog input signal and at least one residue voltage to generate digital bit stream signals. The analog input signal is input through the at least one column line. The at least one residue voltage is generated by performing the delta-sigma modulation on the analog input signal. The digital signal generation unit generates a digital signal corresponding to the analog input signal based on the digital bit stream signals.
    Type: Application
    Filed: September 23, 2011
    Publication date: April 26, 2012
    Inventors: Wun-Ki JUNG, Jin-Ho Seo, Kwi-Sung Yoo, Min-Ho Kwon, Jae-Hong Kim
  • Publication number: 20120098990
    Abstract: An analog-to-digital converter includes a comparison signal generation unit and a control unit. The comparison signal generation unit determines a logic level of a comparison signal by comparing an input signal with a selected reference signal based on a switch control signal in a first comparison mode, and by comparing a difference voltage with a ramp signal based on the switch control signal in a second comparison mode. The difference voltage is generated based on the input signal and the selected reference signal such that a level of the difference voltage is lower than a fine voltage level corresponding to a voltage level of the selected reference signal in the second comparison mode. The control unit generates the switch control signal based on the comparison signal and a mode selection signal.
    Type: Application
    Filed: September 22, 2011
    Publication date: April 26, 2012
    Inventors: Wun-Ki JUNG, Seung-Hyun Lim, Dong-Hun Lee, Kwi-Sung Yoo, Min-Ho Kwon, Chi-Ho Hwang
  • Patent number: 8094058
    Abstract: The analog-digital converter (ADC) includes a modulator and a digital integrator. The modulator is configured to modulate an input signal and output a modulated signal. The digital integrator includes a plurality of accumulators serially connected to one another. The digital integrator is configured to integrate the modulated signal to output an integration result.
    Type: Grant
    Filed: January 6, 2010
    Date of Patent: January 10, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Wun-Ki Jung, Seog Heon Ham, Dong Hun Lee, Kwi Sung Yoo, Min Ho Kwon