Patents by Inventor Morgan T. Johnson

Morgan T. Johnson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180003737
    Abstract: Nanospike contactors suitable for semiconductor device test, and associated systems and methods are disclosed. A representative apparatus includes a package having a wafer side positioned to face toward a device under test and an inquiry side facing away from the wafer side. A plurality of wafer side sites are carried at the wafer side of the package. The nanospikes can be attached to nanospike sites on a wafer side of the package. Because of their small size, multiple nanospikes make contact with a single pad/solderball on the semiconductor device. In some embodiments, after detecting that the device under test passes the test, the device under the test can be packaged to create a known good die in a package.
    Type: Application
    Filed: July 14, 2017
    Publication date: January 4, 2018
    Applicant: Translarity, Inc.
    Inventors: Douglas A. Preston, Morgan T. Johnson
  • Patent number: 9733272
    Abstract: Nanospike contactors suitable for semiconductor device test, and associated systems and methods are disclosed. A representative apparatus includes a package having a wafer side positioned to face toward a device under test and an inquiry side facing away from the wafer side. A plurality of wafer side sites are carried at the wafer side of the package. The nanospikes can be attached to nanospike sites on a wafer side of the package. Because of their small size, multiple nanospikes make contact with a single pad/solderball on the semiconductor device. In some embodiments, after detecting that the device under test passes the test, the device under the test can be packaged to create a known good die in a package.
    Type: Grant
    Filed: October 5, 2016
    Date of Patent: August 15, 2017
    Assignee: Translarity, Inc.
    Inventors: Douglas A. Preston, Morgan T. Johnson
  • Publication number: 20170219627
    Abstract: Methods and apparatus for testing unsingulated integrated circuits on a wafer include adapting a wafer prober for use with a full-wafer contactor disposed on the wafer. Some embodiments include placing a wafer on a chuck of the prober, aligning the wafer to a full-wafer contactor incorporated in the wafer prober, removably attaching the wafer to the full wafer contactor, separating the wafer from the chuck, and making electrical contact to one or more integrated circuits of the wafer by making physical contact with a surface of the full-wafer contactor that faces away from the wafer.
    Type: Application
    Filed: February 15, 2017
    Publication date: August 3, 2017
    Applicant: Translarity, Inc.
    Inventor: Morgan T. Johnson
  • Patent number: 9612278
    Abstract: Methods and apparatus for testing unsingulated integrated circuits on a wafer include adapting a wafer prober for use with full-wafer-contacter disposed on the wafer. Some embodiments include placing wafer on a chuck of the prober, aligning the wafer to a full-wafer contacter incorporated in the wafer prober; removably attaching the wafer to the full wafer contacter, separating the wafer from the chuck, and making electrical contact to one or more integrated circuits of the wafer by making physical contact with a surface of the full-wafer contacter that faces away from the wafer.
    Type: Grant
    Filed: May 12, 2015
    Date of Patent: April 4, 2017
    Assignee: Translarity, Inc.
    Inventor: Morgan T. Johnson
  • Publication number: 20170074904
    Abstract: Nanospike contactors suitable for semiconductor device test, and associated systems and methods are disclosed. A representative apparatus includes a package having a wafer side positioned to face toward a device under test and an inquiry side facing away from the wafer side. A plurality of wafer side sites are carried at the wafer side of the package. The nanospikes can be attached to nanospike sites on a wafer side of the package. Because of their small size, multiple nanospikes make contact with a single pad/solderball on the semiconductor device. In some embodiments, after detecting that the device under test passes the test, the device under the test can be packaged to create a known good die in a package.
    Type: Application
    Filed: October 5, 2016
    Publication date: March 16, 2017
    Applicant: Translarity, Inc.
    Inventors: Douglas A. Preston, Morgan T. Johnson
  • Publication number: 20170023616
    Abstract: Systems and methods for testing semiconductor wafers using a wafer translator are disclosed herein. In one embodiment, an apparatus for testing semiconductor dies includes a wafer translator having a wafer-side facing the dies and an inquiry-side facing away from the wafer-side. The inquiry-side of the wafer translator carries a first and a second plurality of inquiry-side contact structures. The first plurality of the inquiry-side contact structures is interleaved with the second plurality of the inquiry-side contact structures.
    Type: Application
    Filed: May 27, 2016
    Publication date: January 26, 2017
    Applicant: Translarity, Inc.
    Inventor: Morgan T. Johnson
  • Publication number: 20170023642
    Abstract: Systems and methods for testing semiconductor wafers using a wafer translator are disclosed herein. In one embodiment, an apparatus for testing semiconductor dies includes a semiconductor wafer translator having a wafer-side positioned to face toward a device under test, and an inquiry-side facing away from the wafer-side. The apparatus also includes a flexible arm peripherally connected to the wafer translator, and an evacuation opening within the flexible arm or within the wafer translator. The evacuation opening is open to a flow of a gas in a first position of the flexible arm, and closed to a flow of the gas in a second position of the flexible arm.
    Type: Application
    Filed: May 27, 2016
    Publication date: January 26, 2017
    Applicant: Translarity, Inc.
    Inventors: Douglas A. Preston, Christopher T. Lane, Mark Gardiner, Morgan T. Johnson, Doug Buck, Nikolai Kalnin
  • Publication number: 20170016954
    Abstract: Systems and methods for testing semiconductor wafers using a wafer translator are disclosed herein. In one embodiment, an apparatus for testing semiconductor dies on a wafer includes a wafer translator having a wafer-side facing toward the wafer, and an inquiry-side facing away from the wafer-side. The wafer has an active side facing the translator. The apparatus includes a peripheral seal configured to seal a space between the wafer translator and the wafer, and a valve in a fluidic communication with the space between the wafer translator and the wafer.
    Type: Application
    Filed: June 10, 2016
    Publication date: January 19, 2017
    Applicant: Translarity, Inc.
    Inventors: Nikolai Kalnin, Christopher T. Lane, David Ekstrom, Morgan T. Johnson, Douglas A. Preston
  • Patent number: 9494618
    Abstract: Nanospike contactors suitable for semiconductor device test, and associated systems and methods are disclosed. A representative apparatus includes a package having a wafer side positioned to face toward a device under test and an inquiry side facing away from the wafer side. A plurality of wafer side sites are carried at the wafer side of the package. The nanospikes can be attached to nanospike sites on a wafer side of the package. Because of their small size, multiple nanospikes make contact with a single pad/solderball on the semiconductor device. In some embodiments, after detecting that the device under test passes the test, the device under the test can be packaged to create a known good die in a package.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: November 15, 2016
    Assignee: Translarity, Inc.
    Inventors: Douglas A. Preston, Morgan T. Johnson
  • Publication number: 20160033569
    Abstract: Methods and apparatus for testing unsingulated integrated circuits on a wafer include adapting a wafer prober for use with full-wafer-contacter disposed on the wafer. Some embodiments include placing wafer on a chuck of the prober, aligning the wafer to a full-wafer contacter incorporated in the wafer prober; removably attaching the wafer to the full wafer contacter, separating the wafer from the chuck, and making electrical contact to one or more integrated circuits of the wafer by making physical contact with a surface of the full-wafer contacter that faces away from the wafer.
    Type: Application
    Filed: May 12, 2015
    Publication date: February 4, 2016
    Inventor: Morgan T. Johnson
  • Patent number: 9222965
    Abstract: Translators coupleable to opposing surfaces of microelectronic substrates for testing, and associated systems and methods are disclosed. An arrangement in accordance with one embodiment includes a microelectronic substrate having a first major surface, a second major face facing opposite from the first major surface, and electrically conductive through-substrate vias extending through the substrate and electrically accessible from both the first and second surfaces.
    Type: Grant
    Filed: June 19, 2014
    Date of Patent: December 29, 2015
    Assignee: Translarity, Inc.
    Inventor: Morgan T. Johnson
  • Patent number: 9176186
    Abstract: A wafer translator and a wafer, removably attached to each other, provides the electrical connection to electrical contacts on integrated circuits on a wafer in such a manner that the electrical contacts are substantially undamaged in the process of making such electrical connections. Various embodiments of the present invention provide a gasketless sealing means for facilitating the formation by vacuum attachment of the wafer/wafer translator pair. In this way, no gasket is required to be disposed between the wafer and the wafer translator. Air, or gas, is evacuated from between the wafer and wafer translator through one or more evacuation pathways in the gasketless sealing means.
    Type: Grant
    Filed: January 17, 2013
    Date of Patent: November 3, 2015
    Assignee: TRANSLARITY, INC.
    Inventors: Aaron Durbin, Morgan T. Johnson, Jose A. Santos
  • Publication number: 20150293171
    Abstract: A wafer translator is provided with a patterned layer of wafer bonding thermoset plastic and is removably attached with a wafer so as to form a wafer/wafer translator pair. The wafer translator acts as a mechanical support during a thinning process as well as during a wafer dicing operation. The singulated integrated circuits are then removed from the wafer translator. In some embodiments, wafer level testing of the integrated circuits on the wafer is performed subsequent to the wafer thinning process but before the wafer and wafer translator are separated. In other embodiments, wafer level testing of the integrated circuits on the wafer is performed subsequent to the wafer dicing operation but before the diced wafer and wafer translator are separated.
    Type: Application
    Filed: November 13, 2014
    Publication date: October 15, 2015
    Inventor: Morgan T. Johnson
  • Patent number: 9146269
    Abstract: A wafer translator and a wafer, removably attached to each other, provides the electrical connection to electrical contacts on integrated circuits on a wafer in such a manner that the electrical contacts are substantially undamaged in the process of making such electrical connections. Various embodiments of the present invention provide a gasketless sealing means for facilitating the formation by vacuum attachment of the wafer/wafer translator pair. In this way, no gasket is required to be disposed between the wafer and the wafer translator. Air, or gas, is evacuated from between the wafer and wafer translator through one or more evacuation pathways in the gasketless sealing means.
    Type: Grant
    Filed: January 17, 2013
    Date of Patent: September 29, 2015
    Assignee: Translarity, Inc.
    Inventors: Aaron Durbin, Morgan T. Johnson, Jose A. Santos
  • Patent number: 9052355
    Abstract: Methods and apparatus for testing unsingulated integrated circuits on a wafer include adapting a wafer prober for use with full-wafer-contacter disposed on the wafer. Some embodiments include placing wafer on a chuck of the prober, aligning the wafer to a full-wafer contacter incorporated in the wafer prober, removably attaching the wafer to the full wafer contacter, separating the wafer from the chuck, and making electrical contact to one or more integrated circuits of the wafer by making physical contact with a surface of the full-wafer contacter that faces away from the wafer.
    Type: Grant
    Filed: March 10, 2011
    Date of Patent: June 9, 2015
    Assignee: TRANSLARITY, INC.
    Inventor: Morgan T. Johnson
  • Publication number: 20150015299
    Abstract: Translators coupleable to opposing surfaces of microelectronic substrates for testing, and associated systems and methods are disclosed. An arrangement in accordance with one embodiment includes a microelectronic substrate having a first major surface, a second major face facing opposite from the first major surface, and electrically conductive through-substrate vias extending through the substrate and electrically accessible from both the first and second surfaces.
    Type: Application
    Filed: June 19, 2014
    Publication date: January 15, 2015
    Inventor: Morgan T. Johnson
  • Publication number: 20140347086
    Abstract: An apparatus, suitable for coupling a pads of integrated circuits on wafer to the pogo pins of a pogo tower in a test system without the need of a probe card, includes a body having a first surface and a second surface, the body having a substantially circular central portion, and a plurality of bendable arms extending outwardly from the central portion, each bendable arm having a connector tab disposed at the distal end thereof; a first plurality of contact terminals disposed on the second surface of the central portion of the body, the first plurality of contact terminals arranged in pattern to match the layout of pads on a wafer to be contacted; at least one contact terminal disposed on the first surface of the plurality of connector tabs; and a plurality of electrically conductive pathways disposed in the body such that each of the first plurality of contact terminals is electrically connected to a corresponding one of the contact terminals on the first surface of the connector tabs.
    Type: Application
    Filed: April 21, 2014
    Publication date: November 27, 2014
    Applicant: ADVANCED INQUIRY SYSTEMS, INC.
    Inventor: Morgan T. Johnson
  • Patent number: 8889526
    Abstract: A wafer translator is provided with a patterned layer of wafer bonding thermoset plastic and is removably attached with a wafer so as to form a wafer/wafer translator pair. The wafer translator acts as a mechanical support during a thinning process as well as during a wafer dicing operation. The singulated integrated circuits are then removed from the wafer translator. In some embodiments, wafer level testing of the integrated circuits on the wafer is performed subsequent to the wafer thinning process but before the wafer and wafer translator are separated. In other embodiments, wafer level testing of the integrated circuits on the wafer is performed subsequent to the wafer dicing operation but before the diced wafer and wafer translator are separated.
    Type: Grant
    Filed: June 10, 2013
    Date of Patent: November 18, 2014
    Assignee: Advanced Inquiry Systems, Inc.
    Inventor: Morgan T. Johnson
  • Publication number: 20140197858
    Abstract: A wafer translator and a wafer, removably attached to each other, provides the electrical connection to electrical contacts on integrated circuits on a wafer in such a manner that the electrical contacts are substantially undamaged in the process of making such electrical connections. Various embodiments of the present invention provide a gasketless sealing means for facilitating the formation by vacuum attachment of the wafer/wafer translator pair. In this way, no gasket is required to be disposed between the wafer and the wafer translator. Air, or gas, is evacuated from between the wafer and wafer translator through one or more evacuation pathways in the gasketless sealing means.
    Type: Application
    Filed: January 17, 2013
    Publication date: July 17, 2014
    Applicant: ADVANCED INQUIRY SYSTEMS, INC.
    Inventors: Aaron Durbin, Morgan T. Johnson, Jose A. Santos
  • Patent number: RE46075
    Abstract: Assemblies include a substrate, such as a printed circuit board, with a first array of contact pads disposed thereon; a guide ring structure disposed on the substrate and at least partially surrounding the first array of contact pads; a translator socket disposed on the first array of contact pads, the translator socket adapted to receive the tester side of a translated wafer; a thermally conductive, conformal, heat spreading cushion adapted to be disposed over the backside of a wafer; a cover plate adapted to fit over the first array of contact pads, align with the guide ring structure, contain within it the various components disposed over the first array of contact pads, and removably attach to the substrate; and a bolster plate adapted to removably attach to a second side of the substrate.
    Type: Grant
    Filed: May 18, 2012
    Date of Patent: July 19, 2016
    Assignee: Translarity, Inc.
    Inventor: Morgan T. Johnson