Patents by Inventor Munehiko Nagatani

Munehiko Nagatani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230155600
    Abstract: Bias adjusting circuits (1_(2k-1), 1_2k) (where k is an integer equal to or greater than 1 and equal to or less than N, and N is an integer equal to or more than 2) adjust DC bias voltage of at least one of clock signals such that a duty ratio, which is a ratio between a period in which a clock signal is High as to a clock signal and a period in which the clock signal is Low thereasto, becomes (2N-2k+1):(2k-1). Sampling circuits switch between a track mode in which an output signal tracks an input signal, and a hold mode in which a value of the input signal at a timing of switching from the track mode to the hold mode is held and output, in accordance with clock signals output from the bias adjusting circuits (2_1 to 2_2N).
    Type: Application
    Filed: April 7, 2020
    Publication date: May 18, 2023
    Inventors: Naoki Terao, Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20230141476
    Abstract: A switched emitter follower circuit is constituted by a transistor in which a base is connected to a signal input terminal, a power voltage is applied to a collector, and an emitter is connected to a signal output terminal, a capacitor in which one end is connected to the collector of the transistor, and the other end is connected to the emitter of the transistor, and a Gilbert-cell type multiplication circuit in which a positive-phase clock output terminal is connected to the emitter of the transistor, a negative-phase clock output terminal is connected to the base of the transistor, and a multiplication result of a differential clock signal and a differential clock signal input from an outside is output to the positive-phase clock output terminal and the negative-phase clock output terminal.
    Type: Application
    Filed: April 9, 2020
    Publication date: May 11, 2023
    Inventors: Naoki Terao, Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20230048012
    Abstract: A track-and-hold circuit includes: a transistor, in which a base is connected to a signal input terminal, a power supply voltage is applied to a collector, and an emitter is connected to a first signal output terminal; a transistor in which a base is connected to the signal input terminal, the power supply voltage is applied to a collector, and an emitter is connected to a second signal output terminal; capacitors; a constant current source; and a switch circuit alternately turning the transistors to an ON state in response to differential clock signals.
    Type: Application
    Filed: January 28, 2020
    Publication date: February 16, 2023
    Inventors: Naoki Terao, Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20230018906
    Abstract: A driver circuit includes a differential pair of transistors that amplify differential input signals and output the amplified differential input signals from signal output terminals, a current source that supplies a constant current to the differential pair of transistors, a switch that stops the current supply from the current source to the differential pair of transistors during a shutdown mode period, capacitors each having one end connected to the ground, a switch that connects the capacitor to the signal output terminal during the shutdown mode period and disconnects the capacitor from the signal output terminal during an amplification mode period, and a switch that connects the capacitor to the signal output terminal during the shutdown mode period and disconnects the capacitor from the signal output terminal during the amplification mode period.
    Type: Application
    Filed: December 12, 2019
    Publication date: January 19, 2023
    Inventors: Teruo Jo, Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20230006625
    Abstract: A distributed amplifier includes a transmission line configured so as to transmit a signal, a variable capacitor having one end connected to the transmission line and the other end connected to the ground, and configured so that the capacitance is adjustable, and a variable capacitor having one end connected to the transmission line and the other end connected to the ground, and configured so that the capacitance is adjustable. The transmission line is configured in such a manner that the inductance is adjustable.
    Type: Application
    Filed: December 9, 2019
    Publication date: January 5, 2023
    Inventors: Teruo Jo, Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20220416742
    Abstract: A distributed amplifier includes: a transmission line having an input end that an input signal is input to; a transmission line having an output end that an output signal is output from; an input termination resistor connected to an end terminal of the transmission line; a plurality of unit cells arranged along the transmission lines, and having input terminals connected to the transmission line and output terminals connected to the transmission line; and a variable current source having one end connected to the end terminal of the transmission line and another end connected to a power supply voltage, and capable of adjusting a current amount between the transmission line and the power supply voltage.
    Type: Application
    Filed: July 8, 2019
    Publication date: December 29, 2022
    Inventors: Teruo Jo, Munehiko Nagatani, Hideyuki Nosaka
  • Patent number: 11515850
    Abstract: In a distributed amplifier, a plurality of cascode amplifiers connected in parallel between an input side transmission line and an output side transmission line are provided, a transmission line is connected to an input terminal of an output transistor of each of the amplifiers, and a bias potential is applied from a bias circuit to the input terminal of the output transistor via the transmission line.
    Type: Grant
    Filed: May 31, 2019
    Date of Patent: November 29, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Teruo Jo, Munehiko Nagatani, Hideyuki Nosaka
  • Patent number: 11462883
    Abstract: A CMOS inverter circuit is provided as a circuit to modulate a current flowing into a laser diode on the basis of a digital signal. An amplitude of a current flowing in a PMOSFET in the CMOS inverter circuit is made to contribute to an amplitude of the current flowing into the laser diode, to reduce an input amplitude.
    Type: Grant
    Filed: February 22, 2019
    Date of Patent: October 4, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Toshiki Kishi, Munehiko Nagatani, Shinsuke Nakano, Hideyuki Nosaka
  • Patent number: 11451253
    Abstract: A digital signal process unit includes a first cancel signal generation unit and a second cancel signal generation unit. The first cancel signal generation unit generates, as a first cancel signal component, a cancel signal component corresponding to an image signal included in an analog signal output from a mixer. The second cancel signal generation unit generates, as a second cancel signal component, a cancel signal component corresponding to a leakage signal generated between an input and output of the mixer. The digital signal process unit includes subtractors for subtracting the first cancel signal component and the second cancel signal component from a signal component corresponding to a frequency band divided from an input signal to obtain a digital signal.
    Type: Grant
    Filed: April 22, 2019
    Date of Patent: September 20, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Teruo Jo, Munehiko Nagatani, Hiroshi Hamada, Hiroyuki Fukuyama, Hideyuki Nosaka, Hiroshi Yamazaki
  • Publication number: 20220294671
    Abstract: A sampling circuit includes: a first transmission line that transmits an input signal; a second transmission line that transmits a clock signal; and a plurality of sample-hold circuits that are connected to the first and second transmission lines at a constant line distance, wherein the first transmission line transmits the input signal at a first propagation time for each of the line distances, and the second transmission line transmits the clock signal at a second propagation time that is a sum of a preset sampling interval and the first propagation time for each of the line distances.
    Type: Application
    Filed: August 5, 2019
    Publication date: September 15, 2022
    Inventors: Naoki Terao, Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20220286088
    Abstract: A first phase adjuster adjusts the phase of any one of first and second AC voltages generated in a negative resistance circuit so that a shift amount ? in a first variable phase shifter falls within a range of 0 degrees??<180 degrees, and outputs the phase-adjusted AC voltage to the first variable phase shifter, and a second phase adjuster adjusts the phase of the other one of the first and second AC voltages generated in the negative resistance circuit so that a shift amount ? in a second variable phase shifter falls within a range of 0 degrees??<180 degrees, and outputs the phase-adjusted AC voltage to the second variable phase shifter.
    Type: Application
    Filed: August 5, 2019
    Publication date: September 8, 2022
    Inventors: Teruo Jo, Munehiko Nagatani, Hideyuki Nosaka
  • Patent number: 11438083
    Abstract: A signal generating device includes a digital signal processing unit, M sub DACs of which an analog bandwidth is fB, M being an integer equal to or greater than 2, a broadband analog signal generating unit configured to generate a broadband analog signal that includes a component of a frequency of (M-1)fB or more by using M analog signals output from the M sub DACs. The digital signal processing unit includes components for generating M original divided signals that correspond to signals obtained by dividing a desired output signal into M portions on a frequency axis and down-converting the portions to the baseband, components for generating M folded divided signals by folding back the M original divided signals on the frequency axis, and a 2M×M filter that takes the original divided signals and the folded divided signals as inputs and outputs M composite signals to be transmitted to the M sub DACs. The 2M×M filter can set a response function independently for each of 2M2 combinations of input and output.
    Type: Grant
    Filed: June 24, 2019
    Date of Patent: September 6, 2022
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Hiroshi Yamazaki, Munehiko Nagatani, Hideyuki Nosaka, Masanori Nakamura, Yutaka Miyamoto
  • Patent number: 11394390
    Abstract: A wide-band analog input signal is converted into a digital output signal on the basis of a band division method without the need for filter circuits. An analog processing block Aj (j=2 to N, where N is an integer) down-converts an analog input signal Sx using a cutoff frequency fj-1 of a channel CHj-1 and A/D-converts an analog signal Saj acquired as a result. A digital processing block Bj doubles the signal strength of a first digital signal S1j acquired by Aj, subtracts a third digital signal S3j-1 of the channel CHj-1 from a second digital signal S2j acquired as a result, up-converts the acquired third digital signal S3j using the cutoff frequency fj-1, and outputs the result to an adder as a channel output signal Syj of a corresponding channel CHj.
    Type: Grant
    Filed: August 21, 2019
    Date of Patent: July 19, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Teruo Jo, Hiroshi Yamazaki, Munehiko Nagatani, Hiroshi Hamada, Hideyuki Nosaka
  • Patent number: 11323084
    Abstract: A linear amplifier includes a pre-amplifier configured to amplify an input differential signal, a post-amplifier configured to amplify an output signal of the pre-amplifier, an amplitude detector configured to detect an amplitude of an output signal of the post-amplifier, and an output voltage corresponding to the detected amplitude, a comparator configured to control a tail current source of the pre-amplifier such that when the output voltage of the amplitude detector is less than or equal to a reference voltage, a tail current of the pre-amplifier is set to a constant value, and when the output voltage of the amplitude detector is larger than the reference voltage, the tail current is reduced to make the output voltage of the amplitude detector equal to the reference voltage.
    Type: Grant
    Filed: October 16, 2019
    Date of Patent: May 3, 2022
    Assignee: Nippon Telegraph and Telephone Corporation
    Inventors: Teruo Jo, Shinsuke Nakano, Munehiko Nagatani
  • Publication number: 20220123702
    Abstract: A distributed amplifier includes a first transmission line for input, a second transmission line for output, an input termination resistor connecting a line end of the first transmission line and a power supply voltage, an output termination resistor connecting an input end of the second transmission line and a ground, unit cells having input terminals connected to the first transmission line and output terminals connected to the second transmission line, and a bias tee configured to supply a bias voltage to an input transistor of each of the unit cells. An emitter or source resistor of the input transistor of each of the unit cells is set to a different resistance value from each other in order for a collector or drain current flowing through the input transistor of each of the unit cells to have a uniform value.
    Type: Application
    Filed: March 13, 2020
    Publication date: April 21, 2022
    Applicant: Nippon Telegraph and Telephone Corporation
    Inventors: Teruo Jo, Munehiko Nagatani, Hideyuki Nosaka
  • Patent number: 11283527
    Abstract: An optical transmission system includes an optical transmitter and an optical receiver. The optical transmitter includes a low speed signal generation unit configured to generate, based on an input signal of a transmission data sequence and a signal obtained by cyclically shifting a spectrum of the input signal, a plurality of low speed signals, a high speed signal generation unit configured to digital-to-analog convert and synthesize the plurality of low speed signals to generate a high speed signal, and an optical modulation unit configured to transmit an optical signal obtained by modulation of the high speed signal to a transmission path.
    Type: Grant
    Filed: December 4, 2019
    Date of Patent: March 22, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Masanori Nakamura, Fukutaro Hamaoka, Hiroshi Yamazaki, Munehiko Nagatani, Takayuki Kobayashi, Yutaka Miyamoto
  • Publication number: 20220059987
    Abstract: The DML driver includes: a post driver which supplies a driving current to the LD; and a pre-driver which drives the post driver in response to a modulated signal. The pre-driver has a transistor, a peaking inductor, a peaking inductor, a group delay inhibition inductor, and a peaking capacitor.
    Type: Application
    Filed: March 12, 2020
    Publication date: February 24, 2022
    Inventors: Toshiki Kishi, Munehiko Nagatani, Hideyuki Nosaka
  • Publication number: 20220029707
    Abstract: An optical transmission system includes an optical transmitter and an optical receiver. The optical transmitter includes a low speed signal generation unit configured to generate, based on an input signal of a transmission data sequence and a signal obtained by cyclically shifting a spectrum of the input signal, a plurality of low speed signals, a high speed signal generation unit configured to digital-to-analog convert and synthesize the plurality of low speed signals to generate a high speed signal, and an optical modulation unit configured to transmit an optical signal obtained by modulation of the high speed signal to a transmission path.
    Type: Application
    Filed: December 4, 2019
    Publication date: January 27, 2022
    Applicant: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Masanori NAKAMURA, Fukutaro HAMAOKA, Hiroshi YAMAZAKI, Munehiko NAGATANI, Takayuki KOBAYASHI, Yutaka MIYAMOTO
  • Patent number: 11233393
    Abstract: A reception-side IC chip (1a) includes a pad (15) which is connected to a transmission line (2) which is outside the chip and has a characteristic impedance Z0 of 50?, a signal line (16), one end of which is connected to the pad (15), a reception-side input unit circuit (10) configured to receive a signal (S) transmitted from a transmission-side IC chip via the transmission line (2), a 50-? termination resistor (11), for impedance matching, which is connected between a predetermined voltage and the other end of the signal line (16) and is configured to terminate the transmission line (2), and a capacitor (12) inserted between a node (A) of the signal line (16) and the termination resistor (11) and an input terminal (In) of the reception-side input unit circuit (10). A DC-blocking circuit is formed by the capacitor (12).
    Type: Grant
    Filed: December 13, 2018
    Date of Patent: January 25, 2022
    Assignee: NIPPON TELEGRAPH AND TELEPHONE CORPORATION
    Inventors: Munehiko Nagatani, Hideyuki Nosaka, Shinsuke Nakano
  • Publication number: 20210359655
    Abstract: A linear amplifier includes a pre-amplifier configured to amplify an input differential signal, a post-amplifier configured to amplify an output signal of the pre-amplifier, an amplitude detector configured to detect an amplitude of an output signal of the post-amplifier, and an output voltage corresponding to the detected amplitude, a comparator configured to control a tail current source of the pre-amplifier such that when the output voltage of the amplitude detector is less than or equal to a reference voltage, a tail current of the pre-amplifier is set to a constant value, and when the output voltage of the amplitude detector is larger than the reference voltage, the tail current is reduced to make the output voltage of the amplitude detector equal to the reference voltage.
    Type: Application
    Filed: October 16, 2019
    Publication date: November 18, 2021
    Inventors: Teruo Jo, Shinsuke Nakano, Munehiko Nagatani