Patents by Inventor Naim Ben-Hamida

Naim Ben-Hamida has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10903841
    Abstract: Described are apparatus and methods for high frequency clock generation. A circuit includes a phase frequency detector (PFD) which outputs differential error clocks based on comparison of differential reference clocks and differential feedback clocks, which are at a first frequency. A controlled oscillator (CO) connected to the PFD, which adjusts a frequency of the CO based on the differential error clocks to generate differential clocks at a second frequency, which is a multiple of the first frequency. A quadrature clock generator connected to the CO, which generates differential quadrature clocks at the second frequency from the differential clocks, where the differential feedback clocks are generated from the differential clocks and one pair of the differential quadrature clocks. A frequency doubler which doubles each pair of the differential quadrature clocks and outputs fully differential and balanced clocks at a third frequency for distribution, which is a multiple of the second frequency.
    Type: Grant
    Filed: April 3, 2020
    Date of Patent: January 26, 2021
    Assignee: Ciena Corporation
    Inventors: Mahdi Parvizi, Sadok Aouini, Naim Ben-Hamida, Yuriy Greshishchev, Douglas Stuart McPherson, Robert Gibbins, Anna Sakharova
  • Publication number: 20200412520
    Abstract: An optical system includes a transmitter including transmitter circuitry configured to cause transmission of a transmitted optical signal over a fiber link on an X polarization and a Y polarization; and a receiver including receiver circuitry configured to receive a received optical signal from the fiber link on the X polarization and the Y polarization, wherein the transmitter circuitry is configured to cause State of Polarization (SOP) changes on the X polarization and the Y polarization for a test of the fiber link. The transmitter circuitry and the receiver circuitry are built-in with the transmitter and the receiver, respectively, for performance of the test.
    Type: Application
    Filed: September 10, 2020
    Publication date: December 31, 2020
    Inventors: Ahmad Abdo, Shahab Oveis Gharan, Sadok Aouini, Naim Ben-Hamida, Timothy James Creasy, Lukas Jakober, Yalmez M.A. Yazaw
  • Patent number: 10855380
    Abstract: Techniques and circuits are proposed to increase averaging in the clock recovery band based on an amount of channel overlap in receivers using excess bandwidth for clock recovery, to mitigate the impact of spectral energy leaking into an active channel of interest from an adjacent active channel and to improve the accuracy of the phase estimate of the received transmitted clock.
    Type: Grant
    Filed: February 7, 2019
    Date of Patent: December 1, 2020
    Assignee: Ciena Corporation
    Inventors: Sadok Aouini, Bilal Riaz, Naim Ben-Hamida, Lukas Jakober, Ahmad Abdo
  • Patent number: 10848164
    Abstract: Described is a digital fractional phase locked loop (DFPLL) with a current mode low pass filter. The DFPLL includes a binary phase frequency detector (BPFD) configured to output a directional pulse based on comparison of a reference clock and a feedback clock, a current mode low pass filter connected to the BPFD, and a current controlled oscillator (CCO) connected to the current mode low pass filter. The current mode low pass filter configured to output a control current based on at least the directional pulse when a current steering switch directly controlled by the directional pulse switches to the CCO. The CCO configured to adjust a frequency of the CCO based on the control current to generate an output clock. The feedback clock based on the output clock and the reference clock aligned with the feedback clock by adjusting the frequency of the output clock until frequency and phase lock.
    Type: Grant
    Filed: February 28, 2020
    Date of Patent: November 24, 2020
    Assignee: Ciena Corporation
    Inventors: Tingjun Wen, Sadok Aouini, Naim Ben-Hamida, Mahdi Parvizi, Matthew Mikkelsen
  • Patent number: 10826514
    Abstract: A noise-shaping enhanced (NSE) gated ring oscillator (GRO)-based ADC includes a delay which delays and feedbacks an error signal to an input of the NSE GRO-based ADC. The feedback error signal provides an order of noise-shaping and the error signal is generated at the input of the NSE GRO-based ADC from an input signal, the feedback error signal, and a front-end output. A voltage-to-time converter converts the error signal to the time domain. A GRO outputs phase signals from the time domain error signal by oscillating when the error signal is high and inhibiting oscillation otherwise. A quantization device quantizes the phase signals to generate the front-end output. A quantization extraction device determines a quantization error from the quantized phase signals. A time-to-digital converter digitizes the quantization error to generate a back-end output. An output device generates a second order noise-shaped output based on the front-end and the back-end outputs.
    Type: Grant
    Filed: October 15, 2019
    Date of Patent: November 3, 2020
    Assignee: Ciena Corporation
    Inventors: Mohammad Honarparvar, Soheyl Ziabakhsh Shalmani, Naim Ben-Hamida, Sadok Aouini
  • Publication number: 20200344038
    Abstract: A system includes an optical transmitter including a transmitter Phase Lock Loop (PLL) circuit; an optical receiver connected to the optical transmitter and including a receiver PLL circuit; and circuitry configured to inject a test stimulus to a clock causing jitter in one of the transmitter PLL circuitry and the receiver PLL circuit, wherein the test stimulus is set for characterizing the jitter tolerance of optical receiver. As well, a circuit that injects SOP transient at the transmitter is included. It is configured to test the tolerance of optical receiver to handle fast change in the SOP state. The optical receiver is configured to determine if the system is operational at a jitter value due to the test stimulus based on compliance to one or more thresholds including any of a target Bit Error Rate, a Forward-Error-Correction (FEC) hit, and a jitter Root Mean Square (RMS).
    Type: Application
    Filed: April 23, 2019
    Publication date: October 29, 2020
    Inventors: Sadok Aouini, Naim Ben-Hamida, Ahmad Abdo, Timothy James Creasy, Lukas Jakober, Yalmez M.A. Yazaw, Shahab Oveis Gharan
  • Patent number: 10805064
    Abstract: A system includes an optical transmitter including a transmitter Phase Lock Loop (PLL) circuit; an optical receiver connected to the optical transmitter and including a receiver PLL circuit; and circuitry configured to inject a test stimulus to a clock causing jitter in one of the transmitter PLL circuitry and the receiver PLL circuit, wherein the test stimulus is set for characterizing the jitter tolerance of optical receiver. As well, a circuit that injects SOP transient at the transmitter is included. It is configured to test the tolerance of optical receiver to handle fast change in the SOP state. The optical receiver is configured to determine if the system is operational at a jitter value due to the test stimulus based on compliance to one or more thresholds including any of a target Bit Error Rate, a Forward-Error-Correction (FEC) hit, and a jitter Root Mean Square (RMS).
    Type: Grant
    Filed: April 23, 2019
    Date of Patent: October 13, 2020
    Assignee: Ciena Corporation
    Inventors: Sadok Aouini, Naim Ben-Hamida, Ahmad Abdo, Timothy James Creasy, Lukas Jakober, Yalmez M. A. Yazaw, Shahab Oveis Gharan
  • Publication number: 20200274537
    Abstract: Clock circuits, components, systems and signal processing methods enabling digital communication are described. A phase locked loop device derives an output signal locked to a first reference clock signal in a feedback loop. A common phase detector is employed to obtain phase differences between a copy of the output signal and a second reference clock signal. The phase differences are employed in an integral phase control loop within the feedback loop to lock the phase locked loop device to the center frequency of the second reference signal. The phase differences are also employed in a proportional phase control loop within the feedback loop to reduce the effect of imperfect component operation. Cascading the integral and proportional phase control within the feedback loop enables an amount of phase error to be filtered out from the output signal.
    Type: Application
    Filed: December 23, 2019
    Publication date: August 27, 2020
    Inventors: Sadok Aouini, Naim Ben-Hamida, Timothy James Creasy, Ahmad Abdo, Mahdi Parvizi, Lukas Jakober
  • Patent number: 10749536
    Abstract: Clock circuits, components, systems and signal processing methods enabling digital communication are described. A phase locked loop device derives an output signal locked to a first reference clock signal in a feedback loop. A common phase detector is employed to obtain phase differences between a copy of the output signal and a second reference clock signal. The phase differences are employed in an integral phase control loop within the feedback loop to lock the phase locked loop device to the center frequency of the second reference signal. The phase differences are also employed in a proportional phase control loop within the feedback loop to reduce the effect of imperfect component operation. Cascading the integral and proportional phase control within the feedback loop enables an amount of phase error to be filtered out from the output signal.
    Type: Grant
    Filed: December 23, 2019
    Date of Patent: August 18, 2020
    Assignee: Ciena Corporation
    Inventors: Sadok Aouini, Naim Ben-Hamida, Timothy James Creasy, Ahmad Abdo, Mahdi Parvizi, Lukas Jakober
  • Patent number: 10727854
    Abstract: Described herein are apparatus and methods for realization of time interleaved digital-to-analog converters (DACs) by detecting and aligning phase mismatches. In an implementation, a N-time interleaved DAC includes N DACs and N replica DACs, where a first set of N/2 DACs operate at a clock A and a second set of N/2 DACs operate at a clock B, and where N is at least two. The phase detector generates a phase detection output by comparing outputs of the first and second set of N/2 replica DACs with a multiplexor (MUX) clock, where the MUX clock is a multiple of a frequency of the clock A or the clock B. The clock A and the clock B are aligned with the MUX clock by advancing a phase of the clock A and the clock B until the phase detection output achieves a zero crossing.
    Type: Grant
    Filed: July 12, 2019
    Date of Patent: July 28, 2020
    Assignee: Ciena Corporation
    Inventors: Yuriy Greshishchev, Mahdi Parvizi, Douglas McPherson, Naim Ben-Hamida
  • Patent number: 10715169
    Abstract: A receiver gain tracking loop utilizing two Digital-to-Analog Converters (DACs) and methods for operating the gain tracking loop are provided. The gain tracking circuit includes a signal detector for detecting at least one signal and outputting a detected signal; a digital integrator connected in series to the signal detector for integrating the detected signal in the digital domain; two DACs connected in parallel to the digital integrator; and an analog summing element for summing the first digital output and the second digital output of the DACs producing a combined output.
    Type: Grant
    Filed: May 21, 2019
    Date of Patent: July 14, 2020
    Assignee: Ciena Corporation
    Inventors: Sadok Aouini, Tom Luk, Naim Ben-Hamida, Christopher Kurowski, Mohammad Honarparvar, Soheyl Ziabakhsh Shalmani
  • Patent number: 10715155
    Abstract: Described herein is a digital phase locked loop (PLL) which includes a phase frequency detector (PFD) outputting a pulse width modulated (PWM) up pulse and a PWM down pulse based on comparison of a reference clock and a feedback clock, a digital integral circuit connected to the PFD, the digital integral circuit outputting a digital control signal based on the PWM up and down pulses, and a controlled oscillator (CO) connected to the digital integral circuit and an output and input of the PFD. The CO receiving the PWM up and down pulses from the PFD and adjusting a frequency of the CO based on the digital control signal and the PWM up and down pulses to generate an output clock. The feedback clock is based on the output clock and the reference clock is aligned with the feedback clock by adjusting the output clock frequency until frequency/phase lock.
    Type: Grant
    Filed: October 14, 2019
    Date of Patent: July 14, 2020
    Assignee: Ciena Corporation
    Inventors: Mahdi Parvizi, Sadok Aouini, Naim Ben-Hamida
  • Patent number: 10680585
    Abstract: Digital jitter accumulation reduction techniques and circuits are proposed to mitigate jitter accumulation in Voltage Controlled Oscillators (VCOs). In order to reduce jitter accumulation, employing a pair of identical injection locked VCOs is proposed in an interleaved fashion. Further jitter accumulation reductions can be provided by employing a plurality of identical injection locked VCOs selected in a cascading fashion. Yet further jitter accumulation reductions can be provided by resetting the deselected VCO(s).
    Type: Grant
    Filed: April 9, 2018
    Date of Patent: June 9, 2020
    Assignee: Ciena Corporation
    Inventors: Sadok Aouini, Naim Ben-Hamida, Mahdi Parvizi
  • Patent number: 10678112
    Abstract: Disclosed herein are architectures for low power, low voltage traveling wave Mach-Zehnder optical modulators. By combining single-ended series push-pull modulator configurations with differential dual-drive modulator configurations, the advantages of each type may be utilized. In particular, the halved capacitance of single-ended series push-pull modulators may reduce microwave losses, thereby improving bandwidth performance within modulator configurations. Moreover, reduced required drive voltage of dual-drive modulators coupled with increased impedance may advantageously minimize the power consumption and maximize efficiency in the differential traveling wave series push-pull Mach-Zehnder modulator configurations disclosed herein.
    Type: Grant
    Filed: September 10, 2018
    Date of Patent: June 9, 2020
    Assignee: Ciena Corporation
    Inventors: Mahdi Parvizi, Naim Ben-Hamida
  • Publication number: 20200177194
    Abstract: A circuit includes a programmable frequency divider which receives a high-speed clock, fin, as an input and which provides a modulated reference clock as an output; a Sigma-Delta modulator which receives a Frequency Control Word (FCW) and which is connected to the programmable frequency divider to receive the modulated reference clock as a sample clock and to control an average frequency of the modulated reference clock; and an integer-N Phase Lock Loop (PLL) which receives the modulated reference clock and outputs a clock output.
    Type: Application
    Filed: November 30, 2018
    Publication date: June 4, 2020
    Inventors: Sadok Aouini, Matthew Mikkelsen, Naim Ben-Hamida, Mahdi Parvizi, Tingjun Wen, Calvin Plett
  • Publication number: 20200081314
    Abstract: Disclosed herein are architectures for low power, low voltage traveling wave Mach-Zehnder optical modulators. By combining single-ended series push-pull modulator configurations with differential dual-drive modulator configurations, the advantages of each type may be utilized. In particular, the halved capacitance of single-ended series push-pull modulators may reduce microwave losses, thereby improving bandwidth performance within modulator configurations. Moreover, reduced required drive voltage of dual-drive modulators coupled with increased impedance may advantageously minimize the power consumption and maximize efficiency in the differential traveling wave series push-pull Mach-Zehnder modulator configurations disclosed herein.
    Type: Application
    Filed: September 10, 2018
    Publication date: March 12, 2020
    Inventors: Mahdi Parvizi, Naim Ben-Hamida
  • Patent number: 10554453
    Abstract: A decision feedback equalizer (DFE) comprises four charge-steering (CS) primary latches and four primary taps. Two of the four CS primary latches are driven by complementary in-phase quarter-rate clocks and the other two of the four CS primary latches are driven by complementary quadrature quarter-rate clocks. No element of the DFE is driven by any half-rate clocks. In some implementations, each of the primary latches including a respective differential pair of n-channel output transistors and each primary tap includes a respective differential pair of p-channel input transistors connected via their gate nodes to a respective one of the four CS primary latches. In other implementations, each of the primary latches including a respective differential pair of p-channel input transistors and each primary tap includes a respective differential pair of n-channel output transistors connected via their gate nodes to a respective one of the four CS primary latches.
    Type: Grant
    Filed: April 9, 2019
    Date of Patent: February 4, 2020
    Assignee: Ciena Corporation
    Inventors: Mahdi Parvizi, Jacob Pike, Naim Ben-Hamida, Sadok Aouini, Calvin Plett
  • Patent number: 10536303
    Abstract: A decision feedback equalizer (DFE) comprises two charge-steering (CS) input latches driven by complementary ½-rate clocks, two pairs of CS primary latches, and two pairs of taps. The primary latches are driven by ¼-rate clocks. In a first aspect, each one of the input latches and the primary latches includes a respective differential pair of n-channel output transistors, and each tap includes a respective differential pair of p-channel input transistors. In a second aspect, each one of the input latches and the primary latches includes a respective differential pair of p-channel input transistors, and each tap includes a respective differential pair of n-channel output transistors. In some implementations, no element of any one of the taps is driven by any ½-rate clock. In some implementations, every switch of at least one of the taps is driven by one of the ¼-rate clocks.
    Type: Grant
    Filed: November 28, 2018
    Date of Patent: January 14, 2020
    Assignee: Ciena Corporation
    Inventors: Jacob Pike, Mahdi Parvizi, Naim Ben-Hamida, Sadok Aouini, Calvin Plett
  • Patent number: 10516403
    Abstract: Clock circuits, components, systems and signal processing methods enabling digital communication are described. A phase locked loop device derives an output signal locked to a first reference clock signal in a feedback loop. A common phase detector is employed to obtain phase differences between a copy of the output signal and a second reference clock signal. The phase differences are employed in an integral phase control loop within the feedback loop to lock the phase locked loop device to the center frequency of the second reference signal. The phase differences are also employed in a proportional phase control loop within the feedback loop to reduce the effect of imperfect component operation. Cascading the integral and proportional phase control within the feedback loop enables an amount of phase error to be filtered out from the output signal.
    Type: Grant
    Filed: February 27, 2019
    Date of Patent: December 24, 2019
    Assignee: Ciena Corporation
    Inventors: Sadok Aouini, Naim Ben-Hamida, Timothy James Creasy, Ahmad Abdo, Mahdi Parvizi, Lukas Jakober
  • Publication number: 20190312573
    Abstract: Digital jitter accumulation reduction techniques and circuits are proposed to mitigate jitter accumulation in Voltage Controlled Oscillators (VCOs). In order to reduce jitter accumulation, employing a pair of identical injection locked VCOs is proposed in an interleaved fashion. Further jitter accumulation reductions can be provided by employing a plurality of identical injection locked VCOs selected in a cascading fashion. Yet further jitter accumulation reductions can be provided by resetting the deselected VCO(s).
    Type: Application
    Filed: April 9, 2018
    Publication date: October 10, 2019
    Inventors: Sadok Aouini, Naim Ben-Hamida, Mahdi Parvizi