Patents by Inventor Nan-Chun Lin

Nan-Chun Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8619431
    Abstract: The present invention provides a three-dimensional System-In-Package (SIP) Package-On-Package (POP) structure comprising a support element formed around a first electronic device. A filling material is filled between the first electronic device and the support element. Signal channels are coupled to first die pads of the first electronic device. Conductive elements form signal connection between the first end of the signal channels and the second die pads of a second electronic device.
    Type: Grant
    Filed: December 22, 2010
    Date of Patent: December 31, 2013
    Assignee: ADL Engineering Inc.
    Inventors: Nan-Chun Lin, Ya-Yun Cheng
  • Publication number: 20130316499
    Abstract: A chip package and a fabrication method thereof are provided according to an embodiment of the invention. The chip package includes a semiconductor substrate containing a chip and having a device area and a peripheral bonding pad area. A plurality of conductive pads is disposed at the peripheral bonding pad area and a passivation layer is formed over the semiconductor substrate to expose the conductive pads. An insulating protective layer is formed on the passivation layer at the device area. A packaging layer is disposed over the insulating protective layer to expose the conductive pads and the passivation layer at the peripheral bonding pad area. The method includes forming an insulating protective layer to cover a plurality of conductive pads during a cutting process and removing the insulating protective layer on the conductive pads through an opening of a packaging layer.
    Type: Application
    Filed: August 2, 2013
    Publication date: November 28, 2013
    Applicant: XINTEC INC.
    Inventors: Ching-Yu NI, Chia-Ming CHENG, Nan-Chun LIN
  • Patent number: 8541877
    Abstract: The invention provides an electronic device package and a method for fabricating the same. The electronic device package includes a carrier wafer. An electronic device chip with a plurality of conductive pads thereon is disposed over the carrier wafer. An isolation laminating layer includes a lower first isolation layer, which covers the carrier wafer and the electronic device chip, and an upper second isolation layer. The isolation laminating layer has a plurality of openings to expose the conductive pads. A plurality of redistribution patterns is conformably formed on the isolation laminating layer and in the openings. The redistribution patterns are electrically connected to the conductive pads, respectively. A plurality of conductive bumps is respectively formed on the redistribution patterns, electrically connected to the conductive pads.
    Type: Grant
    Filed: August 3, 2010
    Date of Patent: September 24, 2013
    Inventors: Chia-Lun Tsai, Ching-Yu Ni, Tien-Hao Huang, Chia-Ming Cheng, Wen-Cheng Chien, Nan-Chun Lin, Wei-Ming Chen, Shu-Ming Chang, Bai-Yao Lou
  • Patent number: 8293572
    Abstract: The injection molding system comprises a substrate, an inner cover, a molding tool, and a bottom plate. The substrate is used to locate at least one semiconductor device under molding and the inner cover with at least one first injection via, cavity and runner placed over the substrate. In addition, the molding tool includes at least one second injecting via aligned with the runner and the bottom plate is placed under the substrate. Furthermore, a filling material is filled into the cavity and runner of the inner cover during molding. In order to avoid overflowing the filling material, the system further comprises an O-ring placed between the molding tool and the inner cover. The inner radius of the O-ring corresponds with the inner radius of the injection via and is aligned with it.
    Type: Grant
    Filed: January 20, 2011
    Date of Patent: October 23, 2012
    Assignee: ADL Engineering Inc.
    Inventors: Wen-Chuan Chen, Nan-Chun Lin
  • Publication number: 20120188727
    Abstract: The present invention discloses a package module with EMI shielding and the method thereof. The package module has a substrate or a PCB with at least one ground pad. A variety of electronic components are mounted on the substrate. The dielectric layer overlays a selected area which covers some electronic components and ground pads. Openings are formed within the dielectric layer and above ground pads. The shielding layer with at least two metal layers covers the dielectric layer and is electrically coupled, via the openings, to the ground pad. In general, there is a protection layer to encapsulate the entire substrate. The package module of the present invention not only achieves the requirement of miniature packaging but also reduces EMI caused by high speed electronic devices.
    Type: Application
    Filed: January 24, 2011
    Publication date: July 26, 2012
    Applicant: ADL Engineering Inc.
    Inventors: Nan-Chun LIN, Ya-Yun Cheng, Jing-Hua Cheng, Kuang-San Liu
  • Publication number: 20120187582
    Abstract: The injection molding system comprises a substrate, an inner cover, a molding tool, and a bottom plate. The substrate is used to locate at least one semiconductor device under molding and the inner cover with at least one first injection via, cavity and runner placed over the substrate. In addition, the molding tool includes at least one second injecting via aligned with the runner and the bottom plate is placed under the substrate. Furthermore, a filling material is filled into the cavity and runner of the inner cover during molding. In order to avoid overflowing the filling material, the system further comprises an O-ring placed between the molding tool and the inner cover. The inner radius of the O-ring corresponds with the inner radius of the injection via and is aligned with it.
    Type: Application
    Filed: January 20, 2011
    Publication date: July 26, 2012
    Inventors: Wen-Chuan Chen, Nan-Chun Lin
  • Publication number: 20120161315
    Abstract: The present invention provides a three-dimensional System-In-Package (SIP) Package-On-Package (POP) structure comprising a support element formed around a first electronic device. A filling material is filled between the first electronic device and the support element. Signal channels are coupled to first die pads of the first electronic device. Conductive elements form signal connection between the first end of the signal channels and the second die pads of a second electronic device.
    Type: Application
    Filed: December 22, 2010
    Publication date: June 28, 2012
    Inventors: Nan-Chun Lin, Ya-Yun Cheng
  • Publication number: 20110140267
    Abstract: The invention provides an electronic device package and a method for fabricating the same. The electronic device package includes a carrier wafer. An electronic device chip with a plurality of conductive pads thereon is disposed over the carrier wafer. An isolation laminating layer includes a lower first isolation layer, which covers the carrier wafer and the electronic device chip, and an upper second isolation layer. The isolation laminating layer has a plurality of openings to expose the conductive pads. A plurality of redistribution patterns is conformably formed on the isolation laminating layer and in the openings. The redistribution patterns are electrically connected to the conductive pads, respectively. A plurality of conductive bumps is respectively formed on the redistribution patterns, electrically connected to the conductive pads.
    Type: Application
    Filed: August 3, 2010
    Publication date: June 16, 2011
    Inventors: Chia-Lun TSAI, Ching-Yu Ni, Tien-Hao Huang, Chia-Ming Cheng, Wen-Cheng Chien, Nan-Chun Lin, Wei-Ming Chen, Shu-Ming Chang, Bai-Yao Lou
  • Publication number: 20110127681
    Abstract: A chip package and a fabrication method thereof are provided according to an embodiment of the invention. The chip package includes a semiconductor substrate containing a chip and having a device area and a peripheral bonding pad area. A plurality of conductive pads is disposed at the peripheral bonding pad area and a passivation layer is formed over the semiconductor substrate to expose the conductive pads. An insulating protective layer is formed on the passivation layer at the device area. A packaging layer is disposed over the insulating protective layer to expose the conductive pads and the passivation layer at the peripheral bonding pad area. The method includes forming an insulating protective layer to cover a plurality of conductive pads during a cutting process and removing the insulating protective layer on the conductive pads through an opening of a packaging layer.
    Type: Application
    Filed: December 1, 2010
    Publication date: June 2, 2011
    Inventors: Ching-Yu NI, Chia-Ming Cheng, Nan-Chun Lin
  • Publication number: 20090227048
    Abstract: Disclosed is a die-bonding method having pick-and-probe features after wafer sawing where at least a die is probed and sorted according to different grades during a pick-and-place step performed after wafer sawing. A suction nozzle having a plurality of probes is utilized to probe the electrical terminals of the die. After picking, the suction nozzle is moved on a common moving path and the picked die is tested through the suction nozzle. The picked-and-probed die is moved and die-bonded to a die carrier loaded in a corresponding one of a plurality of die-bonding areas by moving the Suction nozzle on a chosen sorting path. Therefore, the die is probed and sorted during die-bonding processes. Higher graded dice at a same level are assembled on a same die carrier to form a higher graded semiconductor package.
    Type: Application
    Filed: March 4, 2008
    Publication date: September 10, 2009
    Inventors: Li-Chih FANG, Wen-Jeng Fan, Nan-Chun Lin