Patents by Inventor Naohiko Irie

Naohiko Irie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10445139
    Abstract: In a control monitoring system in which an information system is connected with a control system, the control system includes a control device that performs at least one of control and monitoring of a control target, a computer that performs a process related to the control or the monitoring, and a gateway device that relays a communication message between the control device and the computer. The gateway device acquires a predetermined state index related to a first communication message when the first communication message is received from the computer, determines whether or not a predetermined execution condition is satisfied based on the state index, transmits a second communication message based on the received first communication message to the control device when the execution condition is satisfied, and does not transmit the second communication message to the control device when the execution condition is not satisfied.
    Type: Grant
    Filed: March 13, 2015
    Date of Patent: October 15, 2019
    Assignee: Hitachi, Ltd.
    Inventors: Masahiro Ohmiya, Daisuke Yokota, Katsuto Shimizu, Naohiko Irie
  • Publication number: 20170024253
    Abstract: It is a problem to guarantee that a command is executed. under a predetermined condition at a low cost when a control monitoring system in which an information system is connected with a control system. controls and monitors the control monitoring target. In order to solve the problem, a control system includes a control device that performs at least one of control and monitoring of a control target, a computer that performs a process related to the control or the monitoring, and a gateway device that relays a communication message between the control device and the computer.
    Type: Application
    Filed: March 13, 2015
    Publication date: January 26, 2017
    Inventors: Masahiro OHMIYA, Daisuke YOKOTA, Katsuto SHIMIZU, Naohiko IRIE
  • Patent number: 8484448
    Abstract: Information processing system including a first and a second operation mode with operating current lower than the first, a register holding an address of an instruction executed by a processing unit first when a boot address register returns from second to first operation mode, wherein the address is output to the processing unit when second to first operation mode shifting, wherein the boot address register is rewritable, an information holding circuit holding a value of a peripheral circuit module register, wherein the information holding circuit holds, in the second operation mode, information about the peripheral circuit module register, and, transfers information held in the information holding circuit to the peripheral circuit module register regarding a second-to-first operation mode shift, and wherein when an interrupt request is posted from outside the system in the second operation mode, the information processing system performs interrupt processing corresponding to the interrupt request.
    Type: Grant
    Filed: February 17, 2012
    Date of Patent: July 9, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Motokazu Ozawa, Naohiko Irie, Saneaki Tamaki, Hisayoshi Ide, Miki Hayakawa
  • Publication number: 20120151197
    Abstract: Information processing system including a first and a second operation mode with operating current lower than the first, a register holding an address of an instruction executed by a processing unit first when a boot address register returns from second to first operation mode, wherein the address is output to the processing unit when second to first operation mode shifting, wherein the boot address register is rewritable, an information holding circuit holding a value of a peripheral circuit module register, wherein the information holding circuit holds, in the second operation mode, information about the peripheral circuit module register, and, transfers information held in the information holding circuit to the peripheral circuit module register regarding a second-to-first operation mode shift, and wherein when an interrupt request is posted from outside the system in the second operation mode, the information processing system performs interrupt processing corresponding to the interrupt request.
    Type: Application
    Filed: February 17, 2012
    Publication date: June 14, 2012
    Inventors: Motokazu Ozawa, Naohiko Irie, Saneaki Tamaki, Hisayoshi Ide, Miki Hayakawa
  • Patent number: 8122233
    Abstract: An information processing device, including: a processing unit; a peripheral circuit module; and a boot address register, wherein the information processing device comprises a first operation mode and a second operation mode having an operating current which is lower than that of said first operation mode, wherein the boot address register holds an address of an instruction to be executed by said processing unit first when the boot address register returns from said second operation mode to said first operation mode, wherein the address is output from said boot address to the processing unit when said information processing device shifts from said second operation mode to said first operation mode.
    Type: Grant
    Filed: May 21, 2008
    Date of Patent: February 21, 2012
    Assignee: Renesas Electronics Corporation
    Inventors: Motokazu Ozawa, Naohiko Irie, Saneaki Tamaki, Hisayoshi Ide, Miki Hayakawa
  • Patent number: 7853776
    Abstract: A bytecode accelerator which translates stack-based intermediate language (bytecodes) into register-based CPU instructions transfers plural pieces of internal information from a register file of a CPU to the bytecode accelerator by means of an internal transfer bus between the bytecode accelerator and the CPU and an input selection logic of the bytecode accelerator when the bytecode accelerator is started and transfers plural pieces of internal information in the bytecode accelerator to the register file of the CPU by means of the internal transfer bus, an output selector and an output selector selection logic of the bytecode accelerator when the bytecode accelerator ends its operation in transition between hardware processing and software processing by software virtual machine.
    Type: Grant
    Filed: October 28, 2005
    Date of Patent: December 14, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Tetsuya Yamada, Naohiko Irie
  • Patent number: 7829930
    Abstract: A technique that can realize high integration even for multilayered three-dimensional structures at low costs by improving the performance of the semiconductor device having recording or switching functions by employing a device structure that enables high precision controlling of the movement of ions in the solid electrolyte. The semiconductor element of the device is formed as follows; two or more layers are deposited with different components respectively between a pair of electrodes disposed separately in the vertical (z-axis) direction, then a pulse voltage is applied between those electrodes to form a conductive path. The resistance value of the path changes according to an information signal. Furthermore, a region is formed at a middle part of the conductive path. The region is used to accumulate a component that improves the conductivity of the path, thereby enabling the resistance value (rate) to response currently to the information signal.
    Type: Grant
    Filed: July 9, 2008
    Date of Patent: November 9, 2010
    Assignee: Hitachi, Ltd.
    Inventors: Motoyasu Terao, Hideyuki Matsuoka, Naohiko Irie, Yoshitaka Sasago, Riichiro Takemura, Norikatsu Takaura
  • Patent number: 7814343
    Abstract: A semiconductor integrated circuit device which consumes less power and enables real-time processing. The semiconductor integrated circuit device includes thermal sensors which detect temperature and determine whether the detection result exceeds reference values and output the result, and a control block capable of controlling the operations of arithmetic blocks based on the output signals of the thermal sensors. The control block returns to an operation state from a suspended state with an interrupt signal based on the output signals of the thermal sensors and determines the operation conditions of the arithmetic blocks to ensure that the temperature conditions of the arithmetic blocks are satisfied. Thereby, power consumption is reduced and real-time processing efficiency is improved.
    Type: Grant
    Filed: November 29, 2006
    Date of Patent: October 12, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Yusuke Kanno, Hiroyuki Mizuno, Naohiko Irie
  • Patent number: 7788469
    Abstract: A hardware accelerator is used to execute a floating-point byte-code in an information processing device. For a floating-point byte-code, a byte-code accelerator BCA feeds an instruction stream for using a FPU to a CPU. When the FPU is used, first the data is transferred to the FPU register from a general-purpose register, and then an FPU operation is performed. For data, such as a denormalized number, that cannot be processed by the FPU, in order to call a floating-point math library of software, the processing of the BCA is completed and the processing moves to processing by software. In order to realize this, data on a data transfer bus from the CPU to the FPU is snooped by the hardware accelerator, and a cancel request is signaled to the CPU to inhibit execution of the FPU operation when corresponding data is detected in a data checking part.
    Type: Grant
    Filed: July 6, 2004
    Date of Patent: August 31, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Tetsuya Yamada, Naohiko Irie, Takahiro Irita, Masayuki Kabasawa
  • Patent number: 7612391
    Abstract: In a low power consumption mode in which prior data is retained upon power shutdown, the return speed thereof is increased. While use of an existent data retaining flip-flop may be considered, this is not preferred since it increases area overhead such as enlargement of the size of a cell. A power line for data retention for power shutdown is formed with wirings finer than a usual main power line. Preferably, power lines for a data retention circuit are considered as signal lines and wired by automatic placing and mounting. For this purpose, terminals for the power line for data retention are previously designed by providing the terminals therefore for the cell in the same manner as in the existent signal lines. Additional layout for power lines is no longer necessary for the cell, which enables a decrease in the area and design by an existent placing and routing tool.
    Type: Grant
    Filed: September 23, 2008
    Date of Patent: November 3, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Yusuke Kanno, Hiroyuki Mizuno, Naohiko Irie
  • Patent number: 7493479
    Abstract: A method and apparatus are provided for event detection for a multiple instruction-set processor. In one example of the apparatus, a data processing device comprises an instruction execution device configured to execute a first instruction set as specific instructions; an instruction conversion circuit configured to convert instructions of a second instruction set into a first instruction string of the first instruction set, and further configured to supply the first instruction string to the instruction execution device; and a counter device configured to count a prescribed event, wherein the instruction conversion circuit is further configured to output a prescribed instruction when the counter device is satisfied by a prescribed condition.
    Type: Grant
    Filed: June 11, 2003
    Date of Patent: February 17, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Masayuki Kabasawa, Naohiko Irie, Takahiro Irita, Tetsuya Yamada, Takanobu Tsunoda
  • Publication number: 20090027097
    Abstract: In a low power consumption mode in which prior data is retained upon power shutdown, the return speed thereof is increased. While use of an existent data retaining flip-flop may be considered, this is not preferred since it increases area overhead such as enlargement of the size of a cell. A power line for data retention for power shutdown is formed with wirings finer than a usual main power line. Preferably, power lines for a data retention circuit are considered as signal lines and wired by automatic placing and mounting. For this purpose, terminals for the power line for data retention are previously designed by providing the terminals therefore for the cell in the same manner as in the existent signal lines. Additional layout for power lines is no longer necessary for the cell, which enables a decrease in the area and design by an existent placing and routing tool.
    Type: Application
    Filed: September 23, 2008
    Publication date: January 29, 2009
    Inventors: Yusuke KANNO, Hiroyuki Mizuno, Naohiko Irie
  • Publication number: 20090014770
    Abstract: A technique that can realize high integration even for multilayered three-dimensional structures at low costs by improving the performance of the semiconductor device having recording or switching functions by employing a device structure that enables high precision controlling of the movement of ions in the solid electrolyte. The semiconductor element of the device is formed as follows; two or more layers are deposited with different components respectively between a pair of electrodes disposed separately in the vertical (z-axis) direction, then a pulse voltage is applied between those electrodes to form a conductive path. The resistance value of the path changes according to an information signal. Furthermore, a region is formed at a middle part of the conductive path. The region is used to accumulate a component that improves the conductivity of the path, thereby enabling the resistance value (rate) to response currently to the information signal.
    Type: Application
    Filed: July 9, 2008
    Publication date: January 15, 2009
    Inventors: Motoyasu Terao, Hideyuki Matsuoka, Naohiko Irie, Yoshitaka Sasago, Riichiro Takemura, Norikatsu Takaura
  • Patent number: 7454216
    Abstract: To enable an appropriate change of a path according to a situation of a user and a situation of a target store and the path without having a special terminal when the user of a facility utilizes the target store and an appropriate guidance, spatial recognition nodes respectively provided with a sensor and information processing equipment are installed in each location in the facility and connected via a network. The nodes recognize the position, the action and the behavior of a user of the facility. A server controlling a system manages the recognition result and constantly grasps the situation of the user. The situation of the user is recognized by the node installed at a destination and on a path, and notified to the server. The server displays appropriate path information based on the recognition result on any of plural information displays installed in the facility when the user approaches.
    Type: Grant
    Filed: March 4, 2005
    Date of Patent: November 18, 2008
    Assignee: Hitachi, Ltd.
    Inventors: Hiroaki Shikano, Naohiko Irie, Atsushi Ito, Junji Inaba, Mitsuru Inoue, Kazutaka Sakai
  • Publication number: 20080282076
    Abstract: Abstract An information processing device, including: a processing unit; a peripheral circuit module; and a boot address register, wherein the information processing device comprises a first operation mode and a second operation mode having an operating current which is lower than that of said first operation mode, wherein the boot address register holds an address of an instruction to be executed by said processing unit first when the boot address register returns from said second operation mode to said first operation mode, wherein the address is output from said boot address to the processing unit when said information processing device shifts from said second operation mode to said first operation mode.
    Type: Application
    Filed: May 21, 2008
    Publication date: November 13, 2008
    Inventors: Motokazu OZAWA, Naohiko IRIE, Saneaki TAMAKI, Hisayoshi IDE, Miki HAYAKAWA
  • Patent number: 7434030
    Abstract: In a processor system comprising of a processor having an instruction decoder 22, a general register 61 composed of a plurality of register areas and at least one ALU 60, and a Java accelerator 30 for converting a Java bytecode sequence to a native instruction sequence for the processor and supplying the native instruction sequence to the instruction decoder. The Java accelerator 30 is composed of a bytecode translator 40 for converting the Java bytecode sequence to the native instruction sequence for the processor and a register status control unit 50 for mapping a Java operand stack to any of the register areas of the general register and detecting a bytecode redundant for the processor. When a redundant bytecode is detected by the register status control unit 50, the supply of the native instruction from the bytecode translator 40 to the instruction decoder 22 is inhibited.
    Type: Grant
    Filed: September 12, 2001
    Date of Patent: October 7, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Naohiko Irie, Fumio Arakawa
  • Patent number: 7428720
    Abstract: In a low power consumption mode in which prior data is retained upon power shutdown, the return speed thereof is increased. While use of an existent data retaining flip-flop may be considered, this is not preferred since it increases area overhead such as enlargement of the size of a cell. A power line for data retention for power shutdown is formed with wirings finer than a usual main power line. Preferably, power lines for a data retention circuit are considered as signal lines and wired by automatic placing and mounting. For this purpose, terminals for the power line for data retention are previously designed by providing the terminals therefor for the cell in the same manner as in the existent signal lines. Additional layout for power lines is no longer necessary for the cell, which enables a decrease in the area and design by an existent placing and routing tool.
    Type: Grant
    Filed: April 30, 2007
    Date of Patent: September 23, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Yusuke Kanno, Hiroyuki Mizuno, Naohiko Irie
  • Patent number: 7380149
    Abstract: A mechanism of making a low standby current caused by power off compatible with a fast return operation from a standby caused by an interrupt is realized. An information processing device has a first area that includes a central processing unit and peripheral circuit modules, a second area having information holding circuits for holding values of registers contained in the peripheral circuit modules, and a first power switch for controlling supply of a current to the first area. When the information processing device operates in a first mode, an operating current is supplied to the first area and the second area. When the information processing device operates in a second mode, the first power switch is controlled so that the supply of the current to the first area can be shut off, and the supply of the current to the second area is continued.
    Type: Grant
    Filed: May 20, 2004
    Date of Patent: May 27, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Motokazu Ozawa, Naohiko Irie, Saneaki Tamaki, Hisayoshi Ide, Miki Hayakawa
  • Patent number: 7340078
    Abstract: Disclosed here is an information processing system capable of recognizing actions and circumstances of a user with respect to both space and time as a “situation” to recognize the user's request using a plurality of sensing nodes that work cooperatively with each another, thereby responding autonomously to the user's request according to the recognition results. The plurality of sensing nodes and a responding device are disposed in a target space to build up a network for recognizing the situation in the target space. And, a plurality of recognition means are used to recognize the situation with respect to both space and time related to the existence of the user. And, an integral processing portion (master) is selected from among the plurality of sensing nodes, thereby dispersing the system load. If there are a plurality of users, the system can make recognition in accordance with the request of each of those users.
    Type: Grant
    Filed: June 28, 2004
    Date of Patent: March 4, 2008
    Assignee: Hitachi, Ltd.
    Inventors: Hiroaki Shikano, Naohiko Irie
  • Publication number: 20080016383
    Abstract: When a leakage current of a circuit block under a non-use state is reduced by means of a power switch, frequent ON/OFF operations of the switch within a short time invite an increase of consumed power, on the contrary. Because a pre-heating time is necessary from turn-on of the switch till the circuit block becomes usable, control of the switch during an operation deteriorates a processing time of a semiconductor device. The switch is ON/OFF-controlled with a task duration time of a CPU core for controlling logic circuits and memory cores as a unit. After the switch is turned off, the switch is again turned on before termination of the task in consideration of the pre-heating time.
    Type: Application
    Filed: July 19, 2007
    Publication date: January 17, 2008
    Inventors: Takao Watanabe, Kunio Uchiyama, Osamu Nishii, Naohiko Irie, Hiroyuki Mizuno