Patents by Inventor Naoki Yasuda

Naoki Yasuda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9123749
    Abstract: According to one embodiment, a nonvolatile semiconductor memory device comprises a semiconductor substrate, a first layer, a first conductive layer, a second conductive layer, an insulating layer, a block insulating layer formed on an inner surface of a pair of through holes formed in the insulating layer, the second conductive layer, and the first conductive layer, and on an inner surface of a connecting hole formed in the first layer and configured, a charge storage layer formed on the block insulating layer, a tunnel insulating layer formed on the charge storage layer, and a semiconductor pillar formed on the tunnel insulating layer. The semiconductor pillar includes a doped silicide layer which is formed in the insulating layer, a silicon layer formed in the second conductive layer and the first conductive layer, and a silicide layer formed in first layer.
    Type: Grant
    Filed: September 5, 2013
    Date of Patent: September 1, 2015
    Assignee: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tomoya Kawai, Naoki Yasuda
  • Publication number: 20150227826
    Abstract: A print instruction apparatus includes a group information acquisition unit that acquires information identifying a feeder unit included in a group including two or more feeder units, from among a plurality of feeder units mounted on a printer to feed paper sheets, where if one feeder unit in the group runs out of paper sheets during printing, another feeder unit in the same group is configured to feed paper sheets, and a display that acquires information related to a remaining amount of paper sheets each of the feeder units in the group, and displays information related to a total remaining amount of paper sheets in the group.
    Type: Application
    Filed: August 28, 2014
    Publication date: August 13, 2015
    Applicant: FUJI XEROX CO., LTD.
    Inventors: Hiroo YOSHIDA, Yutaka KOJIMA, Shinichi TAKANO, Taro YAMAZAKI, Masayuki IWASAWA, Naoki YASUDA, Issei MATSUSHITA, Shingo KATO
  • Publication number: 20150221665
    Abstract: According to one embodiment, a semiconductor memory device includes a stacked body including a plurality of electrode layers and a plurality of insulating layers each provided between adjacent ones of the electrode layers; and a columnar portion penetrating through the stacked body and extending in a stacking direction of the stacked body. The columnar portion includes a channel body extending in the stacking direction; a charge storage film provided between the channel body and the electrode layer; and a gap provided between the charge storage film and the electrode layer.
    Type: Application
    Filed: September 8, 2014
    Publication date: August 6, 2015
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Naoki YASUDA, Yoshiaki FUKUZUMI
  • Publication number: 20150194520
    Abstract: According to an aspect of the present invention, there is provided a nonvolatile semiconductor memory element including: a semiconductor substrate including: a source region; a drain region; and a channel region; a lower insulating film that is formed on the channel region; a charge storage film that is formed on the lower insulating film and that stores data; an upper insulating film that is formed on the charge storage film; and a control gate that is formed on the upper insulating film, wherein the upper insulating film includes: a first insulting film; and a second insulating film that is laminated with the first insulating film, and wherein the first insulating film is formed to have a trap level density larger than that of the second insulating film.
    Type: Application
    Filed: March 16, 2015
    Publication date: July 9, 2015
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Masao SHINGU, Jun FUJIKI, Naoki YASUDA, Koichi MURAOKA
  • Publication number: 20150187792
    Abstract: According to an aspect of the present invention, there is provided a nonvolatile semiconductor memory element including: a semiconductor substrate including: a source region; a drain region; and a channel region; a lower insulating film that is formed on the channel region; a charge storage film that is formed on the lower insulating film and that stores data; an upper insulating film that is formed on the charge storage film; and a control gate that is formed on the upper insulating film, wherein the upper insulating film includes: a first insulting film; and a second insulating film that is laminated with the first insulating film, and wherein the first insulating film is formed to have a trap level density larger than that of the second insulating film.
    Type: Application
    Filed: March 16, 2015
    Publication date: July 2, 2015
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Masao SHINGU, Jun FUJIKI, Naoki YASUDA, Koichi MURAOKA
  • Patent number: 9070445
    Abstract: A nonvolatile semiconductor memory device according to an embodiment includes a memory cell array having a plurality of electrically rewritable memory transistors arranged therein; and a control unit configured to govern control that repeats a voltage application operation and a step-up operation, the voltage application operation applying an applied voltage to a selected memory transistor to change a threshold voltage at which the selected memory transistor is conductive, and the step-up operation, in the case where a threshold voltage of the selected memory transistor has not changed to a desired value, raising the applied voltage by an amount of a certain step-up value. The control unit is configured to control the step-up operation to monotonically decrease the step-up value as the number of times of the voltage application operations increases.
    Type: Grant
    Filed: January 9, 2014
    Date of Patent: June 30, 2015
    Assignee: KABUSHIKI KAISHA TOSHIBA
    Inventors: Naoki Yasuda, Yoshiaki Fukuzumi
  • Publication number: 20150170012
    Abstract: A print control apparatus includes a specifying-information acquisition unit, a first acquisition unit, an attribute recognition unit, a second acquisition unit, and a controller. The specifying-information acquisition unit acquires first specifying information specifying a certain supply section that is to supply a medium or second specifying information specifying that a printer determine a supply section that is to supply the medium on the basis of an attribute of the medium. The first acquisition unit acquires, when the first specifying information is acquired, first setting information associated with a certain process included in a printing process. The attribute recognition unit recognizes an attribute of the medium when the second specifying information is acquired. The second acquisition unit acquires second setting information set for the attribute. The controller performs control such that the printing process is performed by the printer on the basis of the first or second setting information.
    Type: Application
    Filed: April 22, 2014
    Publication date: June 18, 2015
    Applicant: FUJI XEROX CO., LTD.
    Inventors: Masayuki IWASAWA, Issei MATSUSHITA, Shingo KATO, Yutaka KOJIMA, Hiroo YOSHIDA, Naoki YASUDA, Shinichi TAKANO, Taro YAMAZAKI
  • Publication number: 20150137213
    Abstract: According to one embodiment, a control gate is formed on the semiconductor substrate and includes a cylindrical through hole. A block insulating film, a charge storage film, a tunnel insulating film, and a semiconductor layer are formed on a side surface of the control gate inside the through hole. The tunnel insulating film comprises a first insulating film having SiO2 as a base material and containing an element that lowers a band gap of the base material by being added. A density and a density gradient of the element monotonously increase from the semiconductor layer toward the charge storage film.
    Type: Application
    Filed: January 27, 2015
    Publication date: May 21, 2015
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: NAOKI YASUDA, MASARU KITO
  • Patent number: 9012978
    Abstract: According to an aspect of the present invention, there is provided a nonvolatile semiconductor memory element including: a semiconductor substrate including: a source region; a drain region; and a channel region; a lower insulating film that is formed on the channel region; a charge storage film that is formed on the lower insulating film and that stores data; an upper insulating film that is formed on the charge storage film; and a control gate that is formed on the upper insulating film, wherein the upper insulating film includes: a first insulting film; and a second insulating film that is laminated with the first insulating film, and wherein the first insulating film is formed to have a trap level density larger than that of the second insulating film.
    Type: Grant
    Filed: August 30, 2013
    Date of Patent: April 21, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masao Shingu, Jun Fujiki, Naoki Yasuda, Koichi Muraoka
  • Publication number: 20150102399
    Abstract: A memory string includes: a first semiconductor layer formed in a columnar shape extending in a stacking direction perpendicular to a substrate; a tunnel insulating film formed surrounding a side surface of the first semiconductor layer; a charge accumulation film formed surrounding the tunnel insulating film and configured to be capable of accumulating charges; a block insulating film formed surrounding the charge accumulation film; and a plurality of first conductive layers formed surrounding the block insulating film and disposed at a predetermined interval in the stacking direction. The first semiconductor layer comprises carbon-doped silicon and being formed to have different carbon concentrations in upper and lower portions in the stacking direction.
    Type: Application
    Filed: September 19, 2014
    Publication date: April 16, 2015
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Haruka Sakuma, Shuichi Toriyama, Masumi Saitoh, Yoshiaki Fukuzumi, Naoki Yasuda
  • Patent number: 8987809
    Abstract: According to an aspect of the present invention, there is provided a nonvolatile semiconductor memory element including: a semiconductor substrate including: a source region; a drain region; and a channel region; a lower insulating film that is formed on the channel region; a charge storage film that is formed on the lower insulating film and that stores data; an upper insulating film that is formed on the charge storage film; and a control gate that is formed on the upper insulating film, wherein the upper insulating film includes: a first insulting film; and a second insulating film that is laminated with the first insulating film, and wherein the first insulating film is formed to have a trap level density larger than that of the second insulating film.
    Type: Grant
    Filed: August 30, 2013
    Date of Patent: March 24, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masao Shingu, Jun Fujiki, Naoki Yasuda, Koichi Muraoka
  • Publication number: 20150054056
    Abstract: A nonvolatile semiconductor memory device includes a charge storage layer on a first insulating film, a second insulating film which is provided on the charge storage layer, formed of layers, and a control gate electrode on the second insulating film. The second insulating film includes a bottom layer (A) provided just above the charge storage layer, a top layer (C) provided just below the control gate electrode, and a middle layer (B) provided between the bottom layer (A) and the top layer (C). The middle layer (B) has higher barrier height and lower dielectric constant than both the bottom layer (A) and the top layer (C). The average coordination number of the middle layer (B) is smaller than both the average coordination number of the top layer (C) and the average coordination number of the bottom layer (A).
    Type: Application
    Filed: October 3, 2014
    Publication date: February 26, 2015
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Naoki YASUDA
  • Patent number: 8963232
    Abstract: According to one embodiment, a control gate is formed on the semiconductor substrate and includes a cylindrical through hole. A block insulating film, a charge storage film, a tunnel insulating film, and a semiconductor layer are formed on a side surface of the control gate inside the through hole. The tunnel insulating film comprises a first insulating film having SiO2 as a base material and containing an element that lowers a band gap of the base material by being added. A density and a density gradient of the element monotonously increase from the semiconductor layer toward the charge storage film.
    Type: Grant
    Filed: January 16, 2014
    Date of Patent: February 24, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Naoki Yasuda, Masaru Kito
  • Patent number: 8928062
    Abstract: A nonvolatile semiconductor memory device includes a plurality of nonvolatile memory cells formed on a semiconductor substrate, each memory cell including source and drain regions separately formed on a surface portion of the substrate, buried insulating films formed in portions of the substrate that lie under the source and drain regions and each having a dielectric constant smaller than that of the substrate, a tunnel insulating film formed on a channel region formed between the source and drain regions, a charge storage layer formed of a dielectric body on the tunnel insulating film, a block insulating film formed on the charge storage layer, and a control gate electrode formed on the block insulating film.
    Type: Grant
    Filed: March 23, 2009
    Date of Patent: January 6, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Naoki Yasuda
  • Patent number: 8921920
    Abstract: A semiconductor device has a semiconductor substrate, and a semiconductor element having an FET on the semiconductor substrate and comprises a different threshold voltage depending on an OFF state and an ON state. The semiconductor element has an insulating film disposed above a part where a channel of the semiconductor substrate is formed, a gate electrode disposed above the insulating film, and a charge trap film disposed between the insulating film and the gate electrode, and to exchange more electrons with the gate electrode than with the channel.
    Type: Grant
    Filed: March 13, 2012
    Date of Patent: December 30, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Shigeru Kawanaka, Kosuke Tatsumura, Naoki Yasuda, Jun Fujiki, Atsushi Kawasumi
  • Publication number: 20140367763
    Abstract: According to one embodiment, the tunnel insulating film contains silicon, oxygen, and nitrogen, and including at least a first tunnel insulating film provided on the semiconductor channel side and a second tunnel insulating film provided on the charge storage film side. The first insulating film is provided on a surface of the first tunnel insulating film on opposite side from a surface on the semiconductor channel side. The first insulating film has a lower surface density of oxygen atoms than the first tunnel insulating film, and has a higher permittivity than silicon nitride.
    Type: Application
    Filed: January 23, 2014
    Publication date: December 18, 2014
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Naoki YASUDA
  • Publication number: 20140362643
    Abstract: A nonvolatile semiconductor memory device according to an embodiment includes a memory cell array having a plurality of electrically rewritable memory transistors arranged therein; and a control unit configured to govern control that repeats a voltage application operation and a step-up operation, the voltage application operation applying an applied voltage to a selected memory transistor to change a threshold voltage at which the selected memory transistor is conductive, and the step-up operation, in the case where a threshold voltage of the selected memory transistor has not changed to a desired value, raising the applied voltage by an amount of a certain step-up value. The control unit is configured to control the step-up operation to monotonically decrease the step-up value as the number of times of the voltage application operations increases.
    Type: Application
    Filed: January 9, 2014
    Publication date: December 11, 2014
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Naoki YASUDA, Yoshiaki FUKUZUMI
  • Patent number: 8907397
    Abstract: According to one embodiment, a method of manufacturing a nonvolatile semiconductor memory device is provided. In the method, a conductive film serving as a control gate is formed above a substrate. A hole extending through the conductive film from its upper surface to its lower surface is formed. A block insulating film, a charge storage layer, a tunnel insulating film, and a semiconductor layer are formed on the inner surface of the hole. A film containing a material having an oxygen dissociation catalytic action is formed on the semiconductor layer not to fill the hole. The interface between the tunnel insulating film and the semiconductor layer is oxidized through the film from the inside of the hole.
    Type: Grant
    Filed: March 23, 2012
    Date of Patent: December 9, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Naoki Yasuda
  • Publication number: 20140339623
    Abstract: A nonvolatile semiconductor memory device includes a charge storage layer on a first insulating film, a second insulating film which is provided on the charge storage layer, formed of layers, and a control gate electrode on the second insulating film. The second insulating film includes a bottom layer (A) provided just above the charge storage layer, a top layer (C) provided just below the control gate electrode, and a middle layer (B) provided between the bottom layer (A) and the top layer (C). The middle layer (B) has higher barrier height and lower dielectric constant than both the bottom layer (A) and the top layer (C). The average coordination number of the middle layer (B) is smaller than both the average coordination number of the top layer (C) and the average coordination number of the bottom layer (A).
    Type: Application
    Filed: July 31, 2014
    Publication date: November 20, 2014
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Naoki YASUDA
  • Patent number: 8848440
    Abstract: According to one embodiment, a nonvolatile semiconductor memory device comprises a memory cell array including memory cell transistors configured to store information in accordance with n (n is an integer larger than 2) threshold voltage levels, and a control circuit configured to control the memory cell array. In a write operation, the control circuit shifts a threshold voltage level of a write target memory cell transistor to a base threshold level of the n threshold levels, except for a threshold level having a highest voltage and a threshold level having a lowest voltage. Then the control circuit shifts the threshold voltage level of the write target memory cell transistor from the base threshold level to one of the n threshold levels.
    Type: Grant
    Filed: July 26, 2013
    Date of Patent: September 30, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Naoki Yasuda, Masaru Kito