Patents by Inventor Naoki Yasuda

Naoki Yasuda has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100080065
    Abstract: A nonvolatile semiconductor memory device includes a memory cell and a driving unit. The a memory cell has a semiconductor layer having, a channel, and a source region and a drain region provided on both sides of the channel; a first insulating film provided on the channel; a charge retention layer provided on the first insulating film; and a gate electrode provided on the charge retention layer. The driving unit applies a burst signal having a constant amplitude and a constant frequency between the gate electrode and the semiconductor layer and performs at least one of operations of programming and erasing charge on the charge retention layer.
    Type: Application
    Filed: July 1, 2009
    Publication date: April 1, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Jun FUJIKI, Koichi Muraoka, Naoki Yasuda
  • Publication number: 20100078704
    Abstract: A semiconductor storage element includes: a source region and a drain region provided in a semiconductor substrate; a tunnel insulating film provided on the semiconductor substrate between the source region and the drain region; a charge storage film provided on the tunnel insulating film; a block insulating film provided on the charge storage film; a gate electrode provided on the block insulating film; and a region containing a gas molecule, the region provided in a neighborhood of an interface between the charge storage film and the block insulating film.
    Type: Application
    Filed: March 16, 2009
    Publication date: April 1, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tsunehiro Ino, Shosuke Fujii, Jun Fujiki, Akira Takashima, Masao Shingu, Daisuke Matsushita, Naoki Yasuda, Koichi Muraoka
  • Publication number: 20100072535
    Abstract: A nonvolatile semiconductor memory device includes a source region and a drain region provided apart from each other in a semiconductor substrate, a first insulating film provided on a channel region between the source region and the drain region, a charge storage layer provided on the first insulating film, a second insulating film provided on the charge storage layer and including a stacked structure of a lanthanum aluminum silicate film and a dielectric film made of silicon oxide or silicon oxynitride, and a control gate electrode provided on the second insulating film.
    Type: Application
    Filed: July 21, 2009
    Publication date: March 25, 2010
    Inventors: Akira Takashima, Masao Shingu, Naoki Yasuda, Koichi Muraoka
  • Publication number: 20100072539
    Abstract: A memory cell of a nonvolatile semiconductor memory device according to an embodiment of the invention has a MONOS structure. The charge storage layer of the memory cell includes insulating material layers. The relationship between the conduction band edge energy and valance band edge energy of the insulating material layers either increases gradually or decreases gradually from the tunnel insulating film toward the block insulating film. Furthermore, when the relative permittivity of the block insulating film is expresses as ?r, an energy barrier between the charge storage layer and the block insulating film is equal to or larger than 4.5 ?r?2/3 (eV) and is equal to or smaller than 3.8 (eV).
    Type: Application
    Filed: September 15, 2009
    Publication date: March 25, 2010
    Inventor: Naoki YASUDA
  • Publication number: 20100052035
    Abstract: A nonvolatile semiconductor memory apparatus includes: a source and drain regions formed at a distance from each other in a semiconductor layer; a first insulating film formed on the semiconductor layer located between the source region and the drain region, the first insulating film including a first insulating layer and a second insulating layer formed on the first insulating layer and having a higher dielectric constant than the first insulating layer, the second insulating layer having a first site performing hole trapping and releasing, the first site being formed by adding an element different from a base material to the second insulating film, the first site being located at a lower level than a Fermi level of a material forming the semiconductor layer; a charge storage film formed on the first insulating film; a second insulating film formed on the charge storage film; and a control gate electrode formed on the second insulating film.
    Type: Application
    Filed: March 13, 2009
    Publication date: March 4, 2010
    Inventors: Masahiro KOIKE, Yuichiro Mitani, Tatsuo Shimizu, Naoki Yasuda, Yasushi Nakasaki, Akira Nishiyama
  • Patent number: 7671473
    Abstract: There is provided a semiconductor device and method of fabricating the same that employs an insulation film of a borazine-based compound to provided enhanced contact between a material for insulation and that for interconnection, increased mechanical strength, and other improved characteristics. The semiconductor device includes a first insulation layer having a recess with a first conductor layer buried therein, an etching stopper layer formed on the first insulation layer, a second insulation layer formed on the etching stopper layer, a third insulation layer formed on the second insulation layer, and a second conductor layer buried in a recess of the second and third insulation layers. The second and third insulation layers are grown by chemical vapor deposition with a carbon-containing borazine compound used as a source material and the third insulation layer is smaller in carbon content than the second insulation layer.
    Type: Grant
    Filed: June 14, 2006
    Date of Patent: March 2, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Teruhiko Kumada, Hideharu Nobutoki, Naoki Yasuda, Kinya Goto, Masazumi Matsuura
  • Publication number: 20100034023
    Abstract: According to an aspect of the present invention, there is provided a nonvolatile semiconductor memory element including: a semiconductor substrate including: a source region; a drain region; and a channel region; a lower insulating film that is formed on the channel region; a charge storage film that is formed on the lower insulating film and that stores data; an upper insulating film that is formed on the charge storage film; and a control gate that is formed on the upper insulating film, wherein the upper insulating film includes: a first insulting film; and a second insulating film that is laminated with the first insulating film, and wherein the first insulating film is formed to have a trap level density larger than that of the second insulating film.
    Type: Application
    Filed: March 17, 2009
    Publication date: February 11, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Masao SHINGU, Jun Fujiki, Naoki Yasuda, Koichi Muraoka
  • Publication number: 20100004425
    Abstract: A low dielectric constant material having an excellent water resistance obtained by heat-treating a borazine compound of the formula (1-2): or an inorganic or organic compound having a group derived from the borazine compound (1-2) to undergo a condensation reaction, thereby producing an oligomer or polymer, wherein R1 to R6 are independently a hydrogen atom, an alkyl group having 1 to 20 carbon atoms, an aryl group, a substituted aryl group, an alkenyl group, an amino group, an alkylamino group, an alkoxyl group, a thioalkoxyl group, a carbonyl group, a silyl group, an alkylsilyl group, a phosphino group, an alkylphosphino group, or a group of the formula: Si(OR7)(OR8)(OR9), and at least one of R1 to R6 is not hydrogen atom.
    Type: Application
    Filed: September 14, 2009
    Publication date: January 7, 2010
    Applicant: MITSUBISHI DENKI KABUSHIKI KAISHA
    Inventors: Hideharu Nobutoki, Teruhiko Kumada, Toshiyuki Toyoshima, Naoki Yasuda, Suguru Nagae
  • Publication number: 20090236653
    Abstract: A nonvolatile semiconductor memory device includes a tunnel insulating film, a floating gate electrode, an inter-electrode insulating film, and a control gate electrode. The tunnel insulating film is formed on a selected part of a surface of a semiconductor substrate. The floating gate electrode is formed on the tunnel insulating film. At least that interface region of the floating gate electrode, which is opposite to the substrate, is made of n-type Si or metal-based conductive material. The inter-electrode insulating film is formed on the floating gate electrode and made of high-permittivity material. The control gate electrode is formed on the inter-electrode insulating film. At least that interface region of the control gate electrode, which is on the side of the inter-electrode insulating film, is made of a p-type semiconductor layer containing at least one of Si and Ge.
    Type: Application
    Filed: May 27, 2009
    Publication date: September 24, 2009
    Inventors: Shoko Kikuchi, Naoki Yasuda, Koichi Muraoka, Yukie Nishikawa, Hirotaka Nishino
  • Publication number: 20090232987
    Abstract: The present invention provides a composition for chemical vapor deposition film-formation comprising a borazine compound represented by the Chemical Formula 1 satisfying at least one of a condition that content of each halogen atom in the composition is 100 ppb or less or a condition that content of each metal element in the composition is 100 ppb or less. In the Chemical Formula 1, R1 may be the same or different, and is hydrogen atom, alkyl group, alkenyl group or alkynyl group, and at least one thereof is hydrogen atom; R2 may be the same or different, and is hydrogen atom, alkyl group, alkenyl group or alkynyl group, and at least one thereof is alkyl group, alkenyl group or alkynyl group. By using the composition, physical properties such as low dielectric constant property and mechanical strength of the thin film produced from a borazine-ring-containing compound can be improved.
    Type: Application
    Filed: November 15, 2006
    Publication date: September 17, 2009
    Applicant: NIPPON SHOKUBAI CO., LTD.
    Inventors: Teruhiko Kumada, Hideharu Nobutoki, Naoki Yasuda, Tetsuya Yamamoto, Yasutaka Nakatani, Takuya Kamiyama
  • Publication number: 20090212346
    Abstract: A semiconductor memory element includes: a tunnel insulating film formed on a semiconductor substrate; a HfON charge storage film with Bevan clusters formed on the tunnel insulating film; a blocking film formed on the HfON charge storage film; and a gate electrode formed on the blocking film.
    Type: Application
    Filed: September 18, 2008
    Publication date: August 27, 2009
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Tsunehiro INO, Naoki Yasuda, Koichi Muraoka, Jun Fujiki, Shoko Kikuchi, Keiko Ariyoshi
  • Patent number: 7560767
    Abstract: A nonvolatile semiconductor memory device according to an example of the present invention includes source/drain diffusion layers, a first insulation film on a channel between the source/drain diffusion layers, a floating gate electrode on the first insulation film and composed of first electrically conductive layers, a second insulation film on the floating gate electrode, and a control gate electrode on the second insulation film. In the case where one first electrically conductive layer excluding a top layer is defined as a reference layer among first electrically conductive layers, a work function of the reference layer is 4.0 eV or more and work functions of the reference layer and of the first electrically conductive layers above the reference layer gradually increase as the layers are proximal to the second insulation film.
    Type: Grant
    Filed: October 12, 2006
    Date of Patent: July 14, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Naoki Yasuda, Yukie Nishikawa, Koichi Muraoka
  • Patent number: 7550801
    Abstract: A nonvolatile semiconductor memory device includes a tunnel insulating film, a floating gate electrode, an inter-electrode insulating film, and a control gate electrode. The tunnel insulating film is formed on a selected part of a surface of a semiconductor substrate. The floating gate electrode is formed on the tunnel insulating film. At least that interface region of the floating gate electrode, which is opposite to the substrate, is made of n-type Si or metal-based conductive material. The inter-electrode insulating film is formed on the floating gate electrode and made of high-permittivity material. The control gate electrode is formed on the inter-electrode insulating film. At least that interface region of the control gate electrode, which is on the side of the inter-electrode insulating film, is made of a p-type semiconductor layer containing at least one of Si and Ge.
    Type: Grant
    Filed: May 15, 2006
    Date of Patent: June 23, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Shoko Kikuchi, Naoki Yasuda, Koichi Muraoka, Yukie Nishikawa, Hirotaka Nishino
  • Publication number: 20090096091
    Abstract: A semiconductor device manufacturing apparatus is provided with a drawing pattern printing part having a print head which injects a conductive solvent, an insulative solvent and an interface treatment solution. The print head is formed in such a way that desired circuit drawing pattern can be printed on a wafer based on information on the drawing pattern from a wafer testing part, information on the wafer from a storage part and coordinate information from a chip coordinate recognition part. In a semiconductor device manufacturing method according to the present invention, a semiconductor device is manufactured by using the semiconductor device manufacturing apparatus in such a manner that desired circuits are formed through printing process. In the semiconductor device, pad electrodes and so on are formed in such a way that trimming process can be conducted by printing circuit drawing patterns.
    Type: Application
    Filed: December 11, 2008
    Publication date: April 16, 2009
    Inventors: Kazuhiro Shimizu, Hajime Akiyama, Naoki Yasuda
  • Publication number: 20090078983
    Abstract: A MONOS type non-volatile semiconductor memory device which is capable of electrically writing, erasing, reading and retaining data, the memory device including source/drain regions, a first gate insulating layer, a first charge trapping layer formed on the first gate insulating layer, a second gate insulating layer formed on the first charge trapping layer, and a controlling electrode formed on the second gate insulating layer. The first charge trapping layer includes an insulating film containing Al and O as major elements and having a defect pair formed of a complex of an interstitial O atom and a tetravalent cationic atom substituting for an Al atom, the insulating film also having electron unoccupied levels within the range of 2 eV-6 eV as measured from the valence band maximum of Al2O3.
    Type: Application
    Filed: September 17, 2008
    Publication date: March 26, 2009
    Inventors: Yasushi Nakasaki, Koichi Muraoka, Naoki Yasuda, Shoko Kikuchi
  • Publication number: 20090078990
    Abstract: A nonvolatile semiconductor memory device includes a charge storage layer on a first insulating film, a second insulating film which is provided on the charge storage layer, formed of layers, and a control gate electrode on the second insulating film. The second insulating film includes a bottom layer (A) provided just above the charge storage layer, a top layer (C) provided just below the control gate electrode, and a middle layer (B) provided between the bottom layer (A) and the top layer (C). The middle layer (B) has higher barrier height and lower dielectric constant than both the bottom layer (A) and the top layer (C). The average coordination number of the middle layer (B) is smaller than both the average coordination number of the top layer (C) and the average coordination number of the bottom layer (A).
    Type: Application
    Filed: September 19, 2008
    Publication date: March 26, 2009
    Inventor: Naoki Yasuda
  • Patent number: 7481885
    Abstract: A semiconductor device manufacturing apparatus is provided with a drawing pattern printing part having a print head which ejects a conductive solvent, an insulative solvent and an interface treatment solution. The print head is formed in such a way that desired circuit drawing pattern can be printed on a wafer based on information on the drawing pattern from a wafer testing part, information on the wafer from a storage part and coordinate information from a chip coordinate recognition part. In a semiconductor device manufacturing method according to the present invention, a semiconductor device is manufactured by using the semiconductor device manufacturing apparatus in such a manner that desired circuits are formed through printing process. In the semiconductor device, pad electrodes and so on are formed in such a way that trimming process can be conducted by printing circuit drawing patterns.
    Type: Grant
    Filed: April 28, 2006
    Date of Patent: January 27, 2009
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Kazuhiro Shimizu, Hajime Akiyama, Naoki Yasuda
  • Publication number: 20080315288
    Abstract: A memory cell of a nonvolatile semiconductor memory includes a semiconductor region, source/drain areas arranged separately from each other in the semiconductor region, a tunnel insulating film arranged on a channel region between the diffusion areas, a floating gate electrode arranged on the tunnel insulating film, an inter-electrode insulator arranged on the floating gate electrode, and a control gate electrode arranged on the inter-electrode insulator. The inter-electrode insulator includes lanthanoid-based metal Ln, aluminum Al, and oxygen O, and a composition ratio Ln/(Al+Ln) between the lanthanoid-based metal and the aluminum takes a value within the range of 0.33 to 0.39.
    Type: Application
    Filed: June 19, 2008
    Publication date: December 25, 2008
    Inventors: Shoko KIKUCHI, Akira Takashima, Naoki Yasuda, Koichi Muraoka
  • Publication number: 20080237688
    Abstract: A memory cell of a nonvolatile semiconductor memory includes a first insulating film whose principal constituent elements are Si, O and N, a charge storage layer whose principal constituent elements are Hf, O and N, formed on the first insulating film, a second insulating film having dielectric constant higher than that of the first insulating film and formed on the charge storage layer, and a control gate electrode formed on the second insulating film. Relation between a composition of the first insulating film and a composition of the charge storage layer is determined under the conditions that (A) a valence band offset of the first insulating film is larger than a valence band offset of the charge storage layer, and (B) a trap energy level of electrons due to oxygen vacancies in the charge storage layer exists within a band gap of the charge storage layer.
    Type: Application
    Filed: March 7, 2008
    Publication date: October 2, 2008
    Inventor: Naoki Yasuda
  • Patent number: D579758
    Type: Grant
    Filed: September 21, 2006
    Date of Patent: November 4, 2008
    Assignee: YKK AP Inc.
    Inventors: Hideoki Tanaka, Naoki Yasuda, Yutaka Nakamura, Toshio Isono, Michizumi Ito, Yasuhito Hibi, Yoshitada Sakamoto, Masaki Nomura, Akira Ueda