Patents by Inventor Nazila Dadvand

Nazila Dadvand has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200165418
    Abstract: A surface modified nitride particle including a nitride particle covalently bonded via a urethane moiety to an aromatic compound. The surface modified nitride particle may further include at least two auxiliary moieties for bonding to oligomers.
    Type: Application
    Filed: January 30, 2020
    Publication date: May 28, 2020
    Inventors: Nazila DADVAND, Nabil NAHAS
  • Publication number: 20200161210
    Abstract: Described examples include a process that includes forming a diffusion barrier layer on a backside of a semiconductor wafer. The process also includes forming a seed copper layer on the diffusion barrier layer. The process also includes forming a copper layer on the seed copper layer. The process also includes immersion plating a silver layer on the copper layer.
    Type: Application
    Filed: November 16, 2018
    Publication date: May 21, 2020
    Inventors: Nazila Dadvand, Christopher Daniel Manack, Salvatore Frank Pavone
  • Patent number: 10629334
    Abstract: A nanostructure barrier for copper wire bonding includes metal grains and inter-grain metal between the metal grains. The nanostructure barrier includes a first metal selected from nickel or cobalt, and a second metal selected from tungsten or molybdenum. A concentration of the second metal is higher in the inter-grain metal than in the metal grains. The nanostructure barrier may be on a copper core wire to provide a coated bond wire. The nanostructure barrier may be on a bond pad to form a coated bond pad. A method of plating the nanostructure barrier using reverse pulse plating is disclosed. A wire bonding method using the coated bond wire is disclosed.
    Type: Grant
    Filed: May 19, 2018
    Date of Patent: April 21, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Nazila Dadvand, Christopher Daniel Manack, Salvatore Frank Pavone
  • Publication number: 20200115815
    Abstract: Coated articles, electrodeposition baths, and related systems are described. The article may include a base material and a coating comprising silver formed thereon. In some embodiments, the coating comprises a silver-based alloy, such as a silver-tungsten alloy. The coating can exhibit desirable properties and characteristics such as durability (e.g., wear), hardness, corrosion resistance, and high conductivity, which may be beneficial, for example, in electrical and/or electronic applications. In some cases, the coating may be applied using an electrodeposition process.
    Type: Application
    Filed: August 26, 2019
    Publication date: April 16, 2020
    Applicant: Xtalic Corporation
    Inventors: Nazila Dadvand, John D'Urso, Jonathan C. Trenkle, Alan C. Lund, John Cahalen
  • Patent number: 10607931
    Abstract: A packaged semiconductor device includes a metal substrate having a center aperture with a plurality of raised traces around the center aperture including a metal layer on a dielectric base layer. A semiconductor die that has a back side metal (BSM) layer is mounted top side up in a top portion of the center aperture. A single metal layer directly between the BSM layer and walls of the metal substrate bounding the center aperture to provide a die attachment that fills a bottom portion of the center aperture. Leads having at least one bend that contact the metal layer are on the plurality of traces and include a distal portion that extends beyond the metal substrate. Bond wires are between the traces and bond pads on the semiconductor die. A mold compound provides encapsulation.
    Type: Grant
    Filed: July 3, 2018
    Date of Patent: March 31, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Nazila Dadvand, Christopher Daniel Manack
  • Patent number: 10584231
    Abstract: A surface modified nitride particle including a nitride particle covalently bonded via a urethane moiety to an aromatic compound. The surface modified nitride particle may further include at least two auxiliary moieties for bonding to oligomers.
    Type: Grant
    Filed: December 28, 2016
    Date of Patent: March 10, 2020
    Assignee: SAINT-GOBAIN CERAMICS & PLASTICS, INC.
    Inventors: Nazila Dadvand, Nabil Nahas
  • Patent number: 10566267
    Abstract: A microelectronic device is formed by thinning a substrate of the microelectronic device from a die attach surface of the substrate, and forming a copper-containing layer on the die attach surface of the substrate. A protective metal layer is formed on the copper-containing layer. Subsequently, the copper-containing layer is attached to a package member having a package die mount area. The protective metal layer may optionally be removed prior to attaching the copper-containing layer to the package member. Alternatively, the protective metal layer may be left on the copper-containing layer when the copper-containing layer is attached to the package member. A structure formed by the method is also disclosed.
    Type: Grant
    Filed: May 19, 2018
    Date of Patent: February 18, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Christopher Daniel Manack, Nazila Dadvand, Salvatore Frank Pavone
  • Publication number: 20200051939
    Abstract: A microelectronic device has bump bond structures on input/output (I/O) pads. The bump bond structures include copper-containing pillars, a barrier layer including cobalt and zinc on the copper-containing pillars, and tin-containing solder on the barrier layer. The barrier layer includes 0.1 weight percent to 50 weight percent cobalt and an amount of zinc equivalent to a layer of pure zinc 0.05 microns to 0.5 microns thick. A lead frame has a copper-containing member with a similar barrier layer in an area for a solder joint. Methods of forming the microelectronic device are disclosed.
    Type: Application
    Filed: October 22, 2019
    Publication date: February 13, 2020
    Inventors: Nazila Dadvand, Christopher Daniel Manack, Salvatore Frank Pavone
  • Patent number: 10544034
    Abstract: A semiconductor package including a semiconductor die and at least one bondline positioned on the semiconductor die, the at least one bondline comprising a nickel lanthanide alloy diffusion barrier layer abutting a gold layer.
    Type: Grant
    Filed: July 23, 2018
    Date of Patent: January 28, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Nazila Dadvand, Kathryn Schuck
  • Publication number: 20200024130
    Abstract: A semiconductor package including a semiconductor die and at least one bondline positioned on the semiconductor die, the at least one bondline comprising a nickel lanthanide alloy diffusion barrier layer abutting a gold layer.
    Type: Application
    Filed: July 23, 2018
    Publication date: January 23, 2020
    Inventors: Nazila DADVAND, Kathryn SCHUCK
  • Publication number: 20200020656
    Abstract: A microelectronic device includes a reflow structure. The reflow structure has a copper-containing member and a solder member, and a barrier layer between them. The barrier layer has metal grains, with a diffusion barrier filler between the metal grains. The metal grains include at least a first metal and a second metal, each selected from nickel, cobalt, lanthanum, and cerium, with each having a concentration in the metal grains of at least 10 weight percent. The diffusion barrier filler includes at least a third metal, selected from tungsten and molybdenum. A combined concentration of tungsten and molybdenum in the diffusion barrier filler is higher than in the metal grains to provide a desired resistance to diffusion of copper. The barrier layer includes 2 weight percent to 15 weight percent of the combined concentration of tungsten, and molybdenum. A bump bond structure and a lead frame package are disclosed.
    Type: Application
    Filed: September 24, 2019
    Publication date: January 16, 2020
    Inventors: Nazila Dadvand, Salvatore Frank Pavone, Christopher Daniel Manack
  • Publication number: 20200013709
    Abstract: A packaged semiconductor device includes a metal substrate having a center aperture with a plurality of raised traces around the center aperture including a metal layer on a dielectric base layer. A semiconductor die that has a back side metal (BSM) layer is mounted top side up in a top portion of the center aperture. A single metal layer directly between the BSM layer and walls of the metal substrate bounding the center aperture to provide a die attachment that fills a bottom portion of the center aperture. Leads having at least one bend that contact the metal layer are on the plurality of traces and include a distal portion that extends beyond the metal substrate. Bond wires are between the traces and bond pads on the semiconductor die. A mold compound provides encapsulation.
    Type: Application
    Filed: July 3, 2018
    Publication date: January 9, 2020
    Inventors: NAZILA DADVAND, CHRISTOPHER DANIEL MANACK
  • Publication number: 20200006134
    Abstract: Described examples provide microelectronic devices and fabrication methods, including fabricating a contact structure by forming a titanium or titanium tungsten barrier layer on a conductive feature, forming a tin seed layer on the barrier layer, forming a copper structure on the seed layer above the conductive feature of the wafer or die, heating the seed layer and the copper structure to form a bronze material between the barrier layer and the copper structure, removing the seed layer using an etching process that selectively removes an exposed portion of the seed layer, and removing an exposed portion of the barrier layer.
    Type: Application
    Filed: June 29, 2018
    Publication date: January 2, 2020
    Applicant: Texas Instruments Incorporated
    Inventors: Nazila Dadvand, Christopher Daniel Manack, Salvatore Frank Pavone
  • Patent number: 10453817
    Abstract: A microelectronic device has bump bond structures on input/output (I/O) pads. The bump bond structures include copper-containing pillars, a barrier layer including cobalt and zinc on the copper-containing pillars, and tin-containing solder on the barrier layer. The barrier layer includes 0.1 weight percent to 50 weight percent cobalt and an amount of zinc equivalent to a layer of pure zinc 0.05 microns to 0.5 microns thick. A lead frame has a copper-containing member with a similar barrier layer in an area for a solder joint. Methods of forming the microelectronic device are disclosed.
    Type: Grant
    Filed: June 18, 2018
    Date of Patent: October 22, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Nazila Dadvand, Christopher Daniel Manack, Salvatore Frank Pavone
  • Patent number: 10424552
    Abstract: A microelectronic device includes a reflow structure. The reflow structure has a copper-containing member and a solder member, and a barrier layer between them. The barrier layer has metal grains, with a diffusion barrier filler between the metal grains. The metal grains include at least a first metal and a second metal, each selected from nickel, cobalt, lanthanum, and cerium, with each having a concentration in the metal grains of at least 10 weight percent. The diffusion barrier filler includes at least a third metal, selected from tungsten and molybdenum. A combined concentration of tungsten and molybdenum in the diffusion barrier filler is higher than in the metal grains to provide a desired resistance to diffusion of copper. The barrier layer includes 2 weight percent to 15 weight percent of the combined concentration of tungsten, and molybdenum. A bump bond structure and a lead frame package are disclosed.
    Type: Grant
    Filed: April 16, 2018
    Date of Patent: September 24, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Nazila Dadvand, Salvatore Frank Pavone, Christopher Daniel Manack
  • Publication number: 20190259717
    Abstract: A packaged semiconductor die includes a semiconductor die coupled to a die pad. The semiconductor die has a front side containing copper leads, a copper seed layer coupled to the copper leads, and a nickel alloy coating coupled to the copper seed layer. The nickel alloy includes tungsten and cerium (NiWCe). The packaged semiconductor die may also include wire bonds coupled between leads of a lead frame and the copper leads of the semiconductor die. In addition, the packaged semiconductor die may be encapsulated in molding compound. A method for fabricating a packaged semiconductor die. The method includes forming a copper seed layer over the copper leads of the semiconductor die. In addition, the method includes coating the copper seed layer with a nickel alloy. The method also includes singulating the semiconductor wafer to create individual semiconductor die and placing the semiconductor die onto a die pad of a lead frame.
    Type: Application
    Filed: February 21, 2018
    Publication date: August 22, 2019
    Inventors: Nazila Dadvand, Christopher Daniel Manack, Salvatore Frank Pavone
  • Publication number: 20190206793
    Abstract: A structure for a semiconductor device includes a dielectric layer and a metal layer. The structure also includes a plurality of unit cells. Each unit cell is formed of interconnected segments. The plurality of unit cells forms a lattice. The lattice is between the dielectric layer and the metal layer.
    Type: Application
    Filed: December 28, 2018
    Publication date: July 4, 2019
    Inventors: Archana VENUGOPAL, Benjamin Stassen COOK, Nazila DADVAND, Luigi COLOMBO
  • Publication number: 20190202700
    Abstract: A microstructure comprises a plurality of interconnected units wherein the units are formed of graphene tubes. The graphene tubes may be formed by photo-initiating the polymerization of a monomer in a pattern of units to form a polymer microlattice, removing unpolymerized monomer, coating the polymer microlattice with a metal, removing the polymer microlattice to leave a metal microlattice, depositing graphitic carbon on the metal microlattice, converting the graphitic carbon to graphene, and removing the metal microlattice. A ceramic may be deposited on the graphene and another graphene layer may be deposited on top of the ceramic to create a multi-layered sp2-bonded carbon tube.
    Type: Application
    Filed: December 21, 2018
    Publication date: July 4, 2019
    Inventors: Benjamin Stassen COOK, Nazila DADVAND, Luigi COLOMBO, Archana VENUGOPAL
  • Publication number: 20190204395
    Abstract: In described examples, a 3D magnetic sensing block includes a plurality of interconnected unit cells including at least a first unit cell formed of first interconnected conducting segments, and a second unit cell formed of second interconnected conducting segments. The plurality of interconnected unit cells forms a lattice. The first unit cell is a first sensing element, and the second unit cell is a second sensing element.
    Type: Application
    Filed: December 28, 2018
    Publication date: July 4, 2019
    Inventors: Archana VENUGOPAL, Benjamin Stassen COOK, Nazila DADVAND, Luigi COLOMBO
  • Publication number: 20190202958
    Abstract: A composite material comprises a polymer matrix having microstructure filler materials that comprise a plurality of interconnected units wherein the units are formed of connected tubes. The tubes may be formed by photo-initiating the polymerization of a monomer in a pattern of interconnected units to form a polymer microlattice, removing unpolymerized monomer, coating the polymer microlattice with a metal, removing the polymer microlattice to leave a metal microlattice, growing or depositing a material on the metal microlattice such as graphene, hexagonal boron nitride or other ceramic, and subsequently removing the metal microlattice.
    Type: Application
    Filed: December 21, 2018
    Publication date: July 4, 2019
    Inventors: Nazila DADVAND, Benjamin Stassen COOK, Archana VENUGOPAL, Luigi COLOMBO