Patents by Inventor Nobukazu Kondo

Nobukazu Kondo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5671371
    Abstract: In a data processing system, a plurality of modules connected to a system bus thereof are assigned with identifiers. When a source module initiates a split read access to another module, the source module sends an address of the access destination module and an identifier of the source module. When sending a response to the source module, the destination module returns response data and the identifier of the source module thereto. Checking the identifier from the destination module, the source module determines the response data returned as a response to the initiated access.
    Type: Grant
    Filed: October 18, 1995
    Date of Patent: September 23, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Nobukazu Kondo, Seiji Kaneko, Koichi Okazawa, Hideaki Gemma, Tetsuya Mochida, Takehisa Hayashi
  • Patent number: 5657458
    Abstract: An information processing system wherein a module to operate as a master which executes a read access to a module to operate as a slave requests a bus arbiter to afford the mastership of a bus with a bus mastership request signal, and it simultaneously asserts a last cycle signal so as to notify the bus arbiter of the fact that the next cycle will be the last cycle to be used by the master. Subsequently, when the master has had the use of the bus granted by a bus use grant signal from the bus arbiter, it transfers an address to the slave by the use of the bus in the next cycle, thereby starting the read access. After the read access, the master releases the bus mastership. Only when the slave has failed to accept the transferred address, does it assert a retry request signal two cycles after the transfer cycle of the address not accepted. In this case, the module having executed the transfer two cycles before the cycle of the asserted signal executes again the transfer executed before.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: August 12, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Nobukazu Kondo, Seiji Kaneko, Hideaki Gemma, Tetsuhiko Okada, Kazuhiko Komori, Koichi Okazawa
  • Patent number: 5604874
    Abstract: An information processing system wherein a module to operate as a master which executes a read access to a module to operate as a slave requests a bus arbiter to afford the mastership of a bus with a bus mastership request signal, and it simultaneously asserts a last cycle signal so as to notify the bus arbiter of the fact that the next cycle will be the last cycle to be used by the master. Subsequently, when the master has had the use of the bus granted by a bus use grant signal from the bus arbiter, it transfers an address to the slave by the use of the bus in the next cycle, thereby starting the read access. After the read access, the master releases the bus mastership. Only when the slave has failed to accept the transferred address, does it assert a retry request signal two cycles after the transfer cycle of the address not accepted. In this case, the module having executed the transfer two cycles before the cycle of the asserted signal executes again the transfer executed before.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: February 18, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Nobukazu Kondo, Seiji Kaneko, Hideaki Gemma, Tetsuhiko Okada, Kazuhiko Komori, Koichi Okazawa
  • Patent number: 5590290
    Abstract: An information processing system wherein a module to operate as a master which executes a read access to a module to operate as a slave requests a bus arbiter to afford the mastership of a bus with a bus mastership request signal, and it simultaneously asserts a last cycle signal so as to notify the bus arbiter of the fact that the next cycle will be the last cycle to be used by the master. Subsequently, when the master has had the use of the bus granted by a bus use grant signal from the bus arbiter, it transfers an address to the slave by the use of the bus in the next cycle, thereby starting the read access. After the read access, the master releases the bus mastership. Only when the slave has failed to accept the transferred address, does it assert a retry request signal two cycles after the transfer cycle of the address not accepted. In this case, the module having executed the transfer two cycles before the cycle of the asserted signal executes again the transfer executed before.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: December 31, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Nobukazu Kondo, Seiji Kaneko, Hideaki Gemma, Tetsuhiko Okada, Kazuhiko Komori, Koichi Okazawa
  • Patent number: 5457602
    Abstract: A data processing apparatus comprising a disk unit, a power supply unit, at least one printed circuit board, a heat-exhaust fan, and a box accommodating the disk unit, the power supply unit, the printed circuit board, the heat-exhaust fan. Both the depth and height of the box are larger than the width and has first and second side surfaces defined by the depth and height, bottom and top surfaces defined by the depth and width, and front and rear surfaces defined the height and width. The disk unit and the power supply unit are disposed adjacent to the first side surface. The printed circuit board is disposed adjacent to the second side surface. The disk unit is disposed on the front surface, and the power supply unit is disposed on the rear surface. The apparatus is supported by a first leg and a second leg. Cooling air is exhausted through the first leg which includes a cut-out which communicates with a hollow portion.
    Type: Grant
    Filed: November 26, 1990
    Date of Patent: October 10, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Koichi Kimura, Takashi Maruyama, Nobukazu Kondo, Hiroaki Aotsu, Michikazu Isono, Shoji Matsui, Toshiyuki Edakawa, Sadao Nakatsuka, Toshio Shibata, Mitsuji Suzuki, Yoshio Kakihi, Chihiro Tsuchiya, Tetuya Fukunaga, Takao Ohsawa, Noriyoshi Ogura
  • Patent number: 5428753
    Abstract: An information processing system wherein a module to operate as a master which executes a read access to a module to operate as a slave requests a bus arbiter to afford the mastership of a bus with a bus mastership request signal, and it simultaneously asserts a last cycle signal so as to notify the bus arbiter of the fact that the next cycle will be the last cycle to be used by the master. Subsequently, when the master has had the use of the bus granted by a bus use grant signal from the bus arbiter, it transfers an address to the slave by the use of the bus in the next cycle, thereby starting the read access. After the read access, the master releases the bus mastership. Only when the slave has failed to accept the transferred address, does it assert a retry request signal two cycles after the transfer cycle of the address not accepted. In this case, the module having executed the transfer two cycles before the cycle of the asserted signal executes again the transfer executed before.
    Type: Grant
    Filed: May 13, 1993
    Date of Patent: June 27, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Nobukazu Kondo, Seiji Kaneko, Hideaki Gemma, Tetsuhiko Okada, Kazuhiko Komori, Koichi Okazawa
  • Patent number: 5347643
    Abstract: A one-chip microprocessor including an instruction execution unit, a DMA controller, and a memory management unit. The instruction execution unit has a logical address for storing an address to be accessed. The DMA controller has a DMA register for storing an address given when direct memory access is performed. The memory execution unit further includes an address converting means for converting a logical address stored in the logical address register of the instruction execution unit into a physical address to be accessed, a hit determining means for determining whether or not the cache memory connected as an external unit is hit on the basis of the physical address, and a burst transfer circuit for performing burst transfer of the cache memory. The one-chip microprocessor is connected by a bus to a system having a cache memory, a memory controller and a main memory.
    Type: Grant
    Filed: February 19, 1991
    Date of Patent: September 13, 1994
    Assignee: Hitachi, Ltd.
    Inventors: Nobukazu Kondo, Takashi Maruyama, Keiichi Isamu, Hiroaki Aotsu