Patents by Inventor R. Jacob Baker

R. Jacob Baker has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6538473
    Abstract: One embodiment of a complimentary input buffer uses six symmetrically arranged inverters. A pair of inverters are coupled between a respective input terminal and a respective output terminal with the input of the inverters coupled to the input terminals and the output of the inverter coupled to the output terminals. The input and output of an inverter are also coupled to each of the output terminals. Finally, a pair of inverters are connected in parallel with each other in opposite directions between the output terminals. In another embodiment, a pair of inverters are also coupled between a respective input terminal and a respective output terminal. However, the output of a respective inverter is coupled to each output terminal, and the inputs of the inverters are coupled to a voltage divider circuit connected between the output terminals.
    Type: Grant
    Filed: April 15, 2002
    Date of Patent: March 25, 2003
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20030039162
    Abstract: An offset compensated memory element voltage supply including a differential amplifier with a compensation circuit, and a transistor with a gate connected to the output of the differential amplifier. The compensation circuit of the differential amplifier includes a compensation capacitor that stores a compensation voltage during a calibration phase, and applies the stored compensation voltage to a compensation input of the compensation circuit of the amplifier during a measurement phase. Feedback from a source of the transistor controls the output of the differential amplifier to maintain a standard voltage across a resistive memory element connected to the source during measurement of the resistance of the resistive memory element, and the compensation circuit improves the accuracy of the voltage across the resistive memory element by compensating for an offset voltage of the differential amplifier.
    Type: Application
    Filed: August 27, 2001
    Publication date: February 27, 2003
    Inventor: R. Jacob Baker
  • Patent number: 6509245
    Abstract: A capacitor for use in integrated circuits comprises a layer of conductive material. The layer of conductive material including at least a first portion and a second portion, wherein the first portion and the second portion are arranged in a predetermined pattern relative to one another to provide a maximum amount of capacitance per semiconductor die area.
    Type: Grant
    Filed: August 27, 2001
    Date of Patent: January 21, 2003
    Assignee: Micron Technology, Inc.
    Inventors: R. Jacob Baker, Kurt D. Beigel
  • Publication number: 20030011404
    Abstract: One embodiment of a complimentary input buffer uses six symmetrically arranged inverters. A pair of inverters are coupled between a respective input terminal and a respective output terminal with the input of the inverters coupled to the input terminals and the output of the inverter coupled to the output terminals. The input and output of an inverter are also coupled to each of the output terminals. Finally, a pair of inverters are connected in parallel with each other in opposite directions between the output terminals. In another embodiment, a pair of inverters are also coupled between a respective input terminal and a respective output terminal. However, the output of a respective inverter is coupled to each output terminal, and the inputs of the inverters are coupled to a voltage divider circuit connected between the output terminals.
    Type: Application
    Filed: April 15, 2002
    Publication date: January 16, 2003
    Inventor: R. Jacob Baker
  • Publication number: 20030011403
    Abstract: One embodiment of a complimentary input buffer uses six symmetrically arranged inverters. A pair of inverters are coupled between a respective input terminal and a respective output terminal with the input of the inverters coupled to the input terminals and the output of the inverter coupled to the output terminals. The input and output of an inverter are also coupled to each of the output terminals. Finally, a pair of inverters are connected in parallel with each other in opposite directions between the output terminals. In another embodiment, a pair of inverters are also coupled between a respective input terminal and a respective output terminal. However, the output of a respective inverter is coupled to each output terminal, and the inputs of the inverters are coupled to a voltage divider circuit connected between the output terminals.
    Type: Application
    Filed: April 15, 2002
    Publication date: January 16, 2003
    Inventor: R. Jacob Baker
  • Publication number: 20020180501
    Abstract: A dual-loop digital delay locked loop (DLL) is provided. The DLL includes a coarse loop to produce a first delayed signal and provides a wide frequency lock range. The DLL further includes a fine loop connected to the coarse loop to produce a second delayed signal and provides a tight locking. This dual-loop architecture can provide robust operation and tight synchronization over a wide range of delay variations.
    Type: Application
    Filed: July 30, 2002
    Publication date: December 5, 2002
    Applicant: Micron Technology, Inc.
    Inventors: R. Jacob Baker, Feng Lin
  • Publication number: 20020172314
    Abstract: A phase splitter using digital delay locked loop (DLL) to receive complementary input clock signals to generate a plurality of output signals having different phase shifts. When the DLL is locked, the delay resolution of the phase splitter is equal to two delay stages of the DLL.
    Type: Application
    Filed: May 18, 2001
    Publication date: November 21, 2002
    Applicant: Micron Technology, Inc
    Inventors: Feng Lin, R. Jacob Baker
  • Patent number: 6483347
    Abstract: One embodiment of a complimentary input buffer uses six symmetrically arranged inverters. A pair of inverters are coupled between a respective input terminal and a respective output terminal with the input of the inverters coupled to the input terminals and the output of the inverter coupled to the output terminals. The input and output of an inverter are also coupled to each of the output terminals. Finally, a pair of inverters are connected in parallel with each other in opposite directions between the output terminals. In another embodiment, a pair of inverters are also coupled between a respective input terminal and a respective output terminal. However, the output of a respective inverter is coupled to each output terminal, and the inputs of the inverters are coupled to a voltage divider circuit connected between the output terminals.
    Type: Grant
    Filed: July 11, 2001
    Date of Patent: November 19, 2002
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Publication number: 20020155677
    Abstract: A capacitor for use in integrated circuits comprises a layer of conductive material. The layer of conductive material including at least a first portion and a second portion, wherein the first portion and the second portion are arranged in a predetermined pattern relative to one another to provide a maximum amount of capacitance per semiconductor die area.
    Type: Application
    Filed: August 27, 2001
    Publication date: October 24, 2002
    Applicant: Micron Technology, Inc.
    Inventors: R. Jacob Baker, Kurt D. Beigel
  • Publication number: 20020149399
    Abstract: The input buffer circuit includes an input stage providing a switching point voltage based on a predetermined switching point set between a first and second reference voltages that maximizes the high and low noise margins of the input buffer. The input buffer circuit further includes an output stage. The output stage is coupled to the input stage. The output stage receives the switching point voltage from the input stage and amplifies the switching point voltage to a full logic level voltage.
    Type: Application
    Filed: June 17, 2002
    Publication date: October 17, 2002
    Applicant: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 6445231
    Abstract: A dual-loop digital delay locked loop (DLL) is provided. The DLL includes a coarse loop to produce a first delayed signal and provides a wide frequency lock range. The DLL further includes a fine loop connected to the coarse loop to produce a second delayed signal and provides a tight locking. This dual-loop architecture can provide robust operation and tight synchronization over a wide range of delay variations.
    Type: Grant
    Filed: June 1, 2000
    Date of Patent: September 3, 2002
    Assignee: Micron Technology, Inc.
    Inventors: R. Jacob Baker, Feng Lin
  • Publication number: 20020101758
    Abstract: A method for sensing the resistance value of a resistor-based memory cell. A current is driven through all unused row lines of a memory array while grounding the row line associated with the selected cell, thereby forcing the current through a comparatively low equivalent resistance formed by the parallel coupling of all unselected memory cells and also through a comparatively high resistance of the selected memory cell. The voltage on a column line corresponding to the selected memory cell is then measured to ground. The voltage level corresponds to either one of two resistance values (i.e., signifying either a logic “HIGH” or a logic “LOW”).
    Type: Application
    Filed: February 1, 2001
    Publication date: August 1, 2002
    Inventor: R. Jacob Baker
  • Patent number: 6424684
    Abstract: A circuit receives data from a high frequency data line. The circuit determines the data value by employing a decision circuit and an over-sampling circuit. The over-sampling circuit captures the data levels on the data line at spaced apart time intervals. The decision circuit employs the data levels captured by the over-sampling circuit and a previously stored value to determine the data level that should be received from the data line.
    Type: Grant
    Filed: August 30, 1999
    Date of Patent: July 23, 2002
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 6410955
    Abstract: A capacitor for use in integrated circuits comprises a layer of conductive material. The layer of conductive material including at least a first portion and a second portion, wherein the first portion and the second portion are arranged in a predetermined pattern relative to one another to provide a maximum amount of capacitance per semiconductor die area.
    Type: Grant
    Filed: April 19, 2001
    Date of Patent: June 25, 2002
    Assignee: Micron Technology, Inc.
    Inventors: R. Jacob Baker, Kurt D. Beigel
  • Patent number: 6407588
    Abstract: The input buffer circuit includes an input stage providing a switching point voltage based on a predetermined switching point set between a first and second reference voltages that maximizes the high and low noise margins of the input buffer. The input buffer circuit further includes an output stage. The output stage is coupled to the input stage. The output stage receives the switching point voltage from the input stage and amplifies the switching point voltage to a full logic level voltage.
    Type: Grant
    Filed: August 28, 2000
    Date of Patent: June 18, 2002
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 6316976
    Abstract: A method and apparatus for improving the performance and accuracy of a digital delay locked loop (DDLL) by using a unique correction latch and novel reset mechanism circuit for eliminating DDLL minimum and maximum delay states of inoperability. The accuracy of a DDLL is further improved by the use of a three-NAND gate logic delay element design. A DDLL according to the present invention provides symmetrical rising and falling edges of the signal at the output of each delay line element. A DDLL according to the present invention further ensures insensitivity to random values upon initialization. In addition, a DDLL according to the present invention has increased accuracy due to ensuring a comparison between the actual, not divided-down, input signal and an output signal during a phase detect operation.
    Type: Grant
    Filed: April 28, 2000
    Date of Patent: November 13, 2001
    Assignee: Micron Technology, Inc.
    Inventors: James E. Miller, Jr., Aaron Schoenfeld, Manny Ma, R. Jacob Baker
  • Patent number: 6069506
    Abstract: A method and apparatus for improving the performance and accuracy of a digital delay locked loop (DDLL) by using a unique correction latch and novel reset mechanism circuit for eliminating DDLL minimum and maximum delay states of inoperability. The accuracy of a DDLL is further improved by the use of a three-NAND gate logic delay element design. A DDLL according to the present invention provides symmetrical rising and falling edges of the signal at the output of each delay line element. A DDLL according to the present invention further ensures insensitivity to random values upon initialization. In addition, a DDLL according to the present invention has increased accuracy due to ensuring a comparison between the actual, not divided-down, input signal and an output signal during a phase detect operation.
    Type: Grant
    Filed: May 20, 1998
    Date of Patent: May 30, 2000
    Assignee: Micron Technology, Inc.
    Inventors: James E. Miller, Jr., Aaron Schoenfeld, Manny Ma, R. Jacob Baker
  • Patent number: 5953276
    Abstract: A fully-differential high speed differential amplifier is formed by four pairs of complementary MOS transistors arranged as inverters connected between a current source node and a current sink node. Current is coupled to the current source node from a positive supply voltage by one or a pair of PMOS current source transistors, and current is coupled from the current sink node to a negative supply voltage by one or a pair of NMOS currents sink transistors. Two of the complementary pairs of transistors receive respective input signals and generate respective output signals. The remaining two complementary pairs of transistors also receive respective input signals, but they generate bias control signals that are applied to the current source and sink transistors. Where a pair of current source and sink transistors are used, each current source and sink transistor receives its control signal from a respective complementary pair of transistors.
    Type: Grant
    Filed: December 18, 1997
    Date of Patent: September 14, 1999
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker
  • Patent number: 5874830
    Abstract: This invention relates to a voltage regulator particularly suitable for powering a submicron DRAM. The regulator relies on a feed forward approach in which current to a load is controlled by a differential amplifier which provides a control signal to a current regulating transistor based on the difference in a voltage sensed at the regulator output and a reference voltage. The control signal is also suppied to a current sensing circuit which provides a signal for adaptively biasing the tail current of the differential amplifier during peak current drain periods.
    Type: Grant
    Filed: December 10, 1997
    Date of Patent: February 23, 1999
    Assignee: Micron Technology, Inc.
    Inventor: R. Jacob Baker