Patents by Inventor Rajesh Narwal

Rajesh Narwal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6903576
    Abstract: An improved low voltage to high voltage translator for digital electronic circuits providing reduced rise times, fall times and transition times that remain independent of operating conditions. This is accomplished by modifying a conventional low-to-high voltage translator to include a switched active pull-up at the output of the first high-voltage switch, controlled by the input low-voltage signal and gated by the output from the low-to-high-voltage translator and a switched active pull-down at the output of the first high-voltage switch, controlled by the input low-voltage signal and gated by the complement of the output from the low-to-high-voltage translator, so as at to provide regenerative pull-up and pull-down that also counteracts the bootstrap capacitance at the output of the first high-voltage switch.
    Type: Grant
    Filed: September 29, 2003
    Date of Patent: June 7, 2005
    Assignee: STMicroelectronics PVT. Ltd.
    Inventor: Rajesh Narwal
  • Patent number: 6879198
    Abstract: A differential input receiver with hysteresis on both sides of the reference voltage may include a two-input, one-output differential amplifier including two input transistors having a common terminal connected together. The control terminal of each transistor may be connected to one of the inputs of the differential amplifier. The output of the differential amplifier may be connected to a set of cascaded digital inverters/buffers, and an output of each digital buffer may be connected to the control terminal of a feedback transistor. The feedback transistor may be connected in parallel across each of the input transistors so that when one input voltage increases above or decreases below the input voltage at the second input by a predetermined threshold value, the feedback transistors operate to provide positive feedback to facilitate a rapid switching action at the output.
    Type: Grant
    Filed: December 18, 2003
    Date of Patent: April 12, 2005
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Manoj Kumar, Rajesh Narwal
  • Patent number: 6856179
    Abstract: A CMOS output buffer uses feedback from a ground node to reduce ground bounce by utilizing a tolerable ground bounce limit, making it less sensitive to operating conditions and processing parameters. An input to the NMOS device of the output buffer is provided by the output of a control element which receives a first input from a pre-driver and a second input (i.e., the feedback) from the ground node.
    Type: Grant
    Filed: September 12, 2003
    Date of Patent: February 15, 2005
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Rajesh Kaushik, Rajesh Narwal
  • Publication number: 20040155689
    Abstract: A differential input receiver with hysteresis on both sides of the reference voltage may include a two-input, one-output differential amplifier including two input transistors having a common terminal connected together. The control terminal of each transistor may be connected to one of the inputs of the differential amplifier. The output of the differential amplifier may be connected to a set of cascaded digital inverters/buffers, and an output of each digital buffer may be connected to the control terminal of a feedback transistor. The feedback transistor may be connected in parallel across each of the input transistors so that when one input voltage increases above or decreases below the input voltage at the second input by a predetermined threshold value, the feedback transistors operate to provide positive feedback to facilitate a rapid switching action at the output.
    Type: Application
    Filed: December 18, 2003
    Publication date: August 12, 2004
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventors: Manoj Kumar, Rajesh Narwal
  • Publication number: 20040124879
    Abstract: An improved low voltage to high voltage translator for digital electronic circuits providing reduced rise times, fall times and transition times that remain independent of operating conditions. This is accomplished by modifying a conventional low-to-high voltage translator to include a switched active pull-up at the output of the first high-voltage switch, controlled by the input low-voltage signal and gated by the output from the low-to-high-voltage translator and a switched active pull-down at the output of the first high-voltage switch, controlled by the input low-voltage signal and gated by the complement of the output from the low-to-high-voltage translator, so as at to provide regenerative pull-up and pull-down that also counteracts the bootstrap capacitance at the output of the first high-voltage switch.
    Type: Application
    Filed: September 29, 2003
    Publication date: July 1, 2004
    Inventor: Rajesh Narwal
  • Publication number: 20040108875
    Abstract: A CMOS output buffer uses feedback from a ground node to reduce ground bounce by utilizing a tolerable ground bounce limit, making it less sensitive to operating conditions and processing parameters. An input to the NMOS device of the output buffer is provided by the output of a control element which receives a first input from a pre-driver and a second input (i.e., the feedback) from the ground node.
    Type: Application
    Filed: September 12, 2003
    Publication date: June 10, 2004
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventors: Rajesh Kaushik, Rajesh Narwal