Patents by Inventor Ravi P. Singh
Ravi P. Singh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 7272705Abstract: A programmable processor is adapted to detect exception conditions associated with one or more instructions before the instructions are executed. The detected exception conditions may be stored with the one or more instructions in a prefetch unit. Then, the exception conditions may be issued in parallel with the issuance of the instructions.Type: GrantFiled: May 23, 2005Date of Patent: September 18, 2007Assignee: Analog Devices, Inc.Inventors: Juan G. Revilla, Ravi P. Singh, Charles P. Roth
-
Patent number: 7168032Abstract: In one embodiment, an integrated circuit provides a test access port that communicates with scan chain registers in a processor core. The integrated circuit synchronizes data transferred between a debug controller that operates under control of a test clock (TCK) and the processor core that operates under control of a processor clock (CLK).Type: GrantFiled: December 15, 2000Date of Patent: January 23, 2007Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Charles P. Roth, Ravi P. Singh, Ravi Kolagotla, Tien Dinh
-
Patent number: 7155570Abstract: In one embodiment, a trace buffer circuit for use with a pipelined digital signal processor (DSP) may include a series of interconnected registers that operate as a first-in first-out (FIFO) register on a write operation and a last-in first-out (LIFO) register on a read operation. On the write operation, a branch target/source address pair may be written to a first pair of trace buffer registers and, the contents of each register may be shifted two registers downstream. On the read operation, one instruction address may be read from a top register, and the contents of each register may be shifted one register upstream. The trace buffer may also include structure to enable compression of hardware and software loops in the program flow. A valid bit may be assigned to each instruction address in the trace buffer and a valid bit buffer with a structure parallel to that of the trace buffer may be provided to track the valid bits.Type: GrantFiled: September 29, 2000Date of Patent: December 26, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Ravi P. Singh, Charles P. Roth, Gregory A. Overkamp
-
Patent number: 7082516Abstract: In one embodiment, a digital signal processor includes look ahead logic to decrease the number of bubbles inserted in the processing pipeline. The processor receives data containing instructions in a plurality of buffers and decodes the size of a first instruction. The beginning of a second instruction is determined based on the size of the first instruction. The size of the second instruction is decoded and the processor determines whether loading the second instruction will deplete one of the plurality of buffers.Type: GrantFiled: September 28, 2000Date of Patent: July 25, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Thomas Tomazin, William C. Anderson, Charles P. Roth, Kayla Chalmers, Juan G. Revilla, Ravi P. Singh
-
Patent number: 7069420Abstract: In one particular embodiment, a processor receives and processes a plurality of instruction from a single instruction register. The processor loads the plurality of instructions into a single register and determines the number and size of instructions while the instructions are in the register. Each of the plurality of instructions is then simultaneously presented to the decoder. The decoder then decodes a first of the plurality of instructions and determines whether any additional instructions are present.Type: GrantFiled: September 28, 2000Date of Patent: June 27, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Gregory A. Overkamp, Charles P. Roth, Ravi P. Singh
-
Patent number: 7065636Abstract: In one embodiment, a programmable processor is adapted to support hardware loops. The processor may include hardware such as a first set of registers, a second set of registers, a first pipeline, and a second pipeline. Furthermore, the processor may include a control unit adapted to efficiently implement the hardware when performing a hardware loop.Type: GrantFiled: December 20, 2000Date of Patent: June 20, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Ryo Inoue, Ravi P. Singh, Charles P. Roth, Gregory A. Overkamp
-
Patent number: 7043582Abstract: A processor may support a self-nesting mode in which an interrupt may preempt another interrupt of the same priority level. The execution of an interrupt service routine (ISR) for an interrupt may be deferred until the ISR for a subsequently received interrupt of the same priority level is completed.Type: GrantFiled: September 6, 2002Date of Patent: May 9, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Ravi P. Singh, Thomas Tomazin, Charles P. Roth, Jose Fridman, Michael Allen
-
Patent number: 7036000Abstract: In an embodiment, a pipelined digital signal processor (DSP) may generate a valid bit in an alignment stage. The valid bit may be qualified in a decode stage in response to receiving a stall signal and/or a kill signal. The valid bit output from the decode stage may be stored in a latch in an address calculation (AC) stage. The valid bit may be held in the latch by a latch enable circuit in response to receiving a stall signal. The valid bit output from the latch may be qualified in the AC stage. The circuit in the AC stage including the latch, the latch enable circuit, and a valid bit qualifier may be repeated in downstream pipeline stages, for example, the execution stages.Type: GrantFiled: May 17, 2004Date of Patent: April 25, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Charles P. Roth, Ravi P. Singh, Gregory A. Overkamp, Thomas Tomazin
-
Patent number: 7028165Abstract: A programmable processor that includes a pipeline with a number of stages. A stall controller is associated with the pipeline, and detects a hazard condition in at least one of those stages. The stall controller produces a set of signals that can control the stages individually, to stall stages of the pipeline in order to avoid a hazard. In an embodiment, a bubble is formed in the pipeline which allows one instruction to complete prior to allowing the pipeline to continue.Type: GrantFiled: December 6, 2000Date of Patent: April 11, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Charles P. Roth, Ravi P. Singh, Gregory A. Overkamp
-
Patent number: 6986026Abstract: In one embodiment, techniques are disclosed for causing a programmable processor to process one instruction at a time. Single-step debugging may be performed by taking an exception after each instruction or by invoking emulation mode after each instruction. The particular single-step debugging technique may be based upon state of control bits, or may be based upon the processor's current mode of operation, or both.Type: GrantFiled: December 15, 2000Date of Patent: January 10, 2006Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Charles P. Roth, Ravi P. Singh, Tien Dingh, Ravi Kolagotla, Marc Hoffman, Russell Rivin
-
Patent number: 6976151Abstract: In one embodiment, a processor receives coded instructions and converts the instructions to a second code prior to execution. The processor may be a digital signal processor. A decoder in the processor determines the destination of the instructions and performs decoding functions based on the destination.Type: GrantFiled: September 28, 2000Date of Patent: December 13, 2005Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Gregory A. Overkamp, Charles P. Roth, Ravi P. Singh
-
Patent number: 6920515Abstract: A programmable processor is adapted to detect exception conditions associated with one or more instructions before the instructions are executed. The detected exception conditions may be stored with the one or more instructions in a prefetch unit. Then, the exception conditions may be issued in parallel with the issuance of the instructions.Type: GrantFiled: March 29, 2001Date of Patent: July 19, 2005Assignees: Intel Corporation, Analog Devices, IncInventors: Juan G. Revilla, Ravi P. Singh, Charles P. Roth
-
Patent number: 6920547Abstract: Register adjustment is performed based on adjustment values determined at multiple stages within a pipeline of a processor. In one embodiment, a programmable processor is adapted to include a speculative count register. The speculative count register may be loaded with data associated with an instruction before the instruction commits. However, if the instruction is terminated before it commits, the speculative count register may be adjusted. A set of counters may monitor the difference between the speculative count register and its architectural counterpart.Type: GrantFiled: December 20, 2000Date of Patent: July 19, 2005Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Charles P. Roth, Ravi P. Singh, Gregory A. Overkamp
-
Patent number: 6898693Abstract: In one embodiment, a programmable processor is adapted to include loop hardware to increase processing speed without significantly increasing power consumption. During a first pass through a loop, a first subset of a sequence of instructions may be loaded into the loop hardware. Then, during subsequent passes through the loop the first subset may be issued from the loop hardware while a second subset is retrieved from a memory device. In this manner, the second subset may be issued with no additional penalty after the first subset has been issued.Type: GrantFiled: November 2, 2000Date of Patent: May 24, 2005Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Ravi P. Singh, Charles P. Roth, Gregory A. Overkamp
-
Patent number: 6842812Abstract: In one embodiment, a processor is arranged to handle events. The events handled by the processor have an assigned priority. When a first event is serviced, a first priority mask is generated based on the assigned priority of the first event. The priority mask indicates a set of serviceable events and a set of non-serviceable events and may be written to a priority register. When a second event is received, the priority mask is used to determine whether the second event should preempt the first event and be immediately serviced.Type: GrantFiled: November 2, 2000Date of Patent: January 11, 2005Assignee: Intel CorporationInventors: Charles P. Roth, Ravi P. Singh, Gregory A. Overkamp
-
Patent number: 6829701Abstract: In one embodiment, a watchpoint engine generates watchpoints for code developed for a complex integrated circuit device such as a pipelined processor.Type: GrantFiled: December 15, 2000Date of Patent: December 7, 2004Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Charles P. Roth, Ravi P. Singh, Gregory A. Overkamp
-
Patent number: 6823448Abstract: A programmable processor includes a execution pipeline and an exception pipeline. The execution pipeline may be a multi-stage execution pipeline that processes instructions. The exception pipeline may be a multi-stage exception pipeline that propagates exceptions resulting from the execution of the instructions. The execution and exception pipelines may have the same number of stages and may operate on the same clock cycles. When an instruction passes from a stage of the execution pipeline to a later stage of the execution pipeline, an exception may similarly pass from a corresponding stage of the exception pipeline to a corresponding later stage of the exception pipeline.Type: GrantFiled: December 15, 2000Date of Patent: November 23, 2004Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Charles P. Roth, Ravi P. Singh, Gregory A. Overkamp
-
Publication number: 20040210744Abstract: In an embodiment, a pipelined digital signal processor (DSP) may generate a valid bit in an alignment stage. The valid bit may be qualified in a decode stage in response to receiving a stall signal and/or a kill signal. The valid bit output from the decode stage may be stored in a latch in an address calculation (AC) stage. The valid bit may be held in the latch by a latch enable circuit in response to receiving a stall signal. The valid bit output from the latch may be qualified in the AC stage. The circuit in the AC stage including the latch, the latch enable circuit, and a valid bit qualifier may be repeated in downstream pipeline stages, for example, the execution stages.Type: ApplicationFiled: May 17, 2004Publication date: October 21, 2004Applicants: Intel Corporation, a Delaware corporation, Analog Devices, Inc., a Delaware corporationInventors: Charles P. Roth, Ravi P. Singh, Gregory A. Overkamp, Thomas Tomazin
-
Patent number: 6789184Abstract: In an embodiment, an address pipeline corresponding to an instruction pipeline in a processor, for example, a digital signal processor (DSP), may generate and track the instruction address of each instruction at each stage. The address pipeline may include program count (PC) generation logic to automatically calculate the PC of the next instruction based on the width of the current instruction for sequential program flow. The address pipeline may also track valid bits associated with each instruction and store the address of the oldest valid instruction for return to the original program flow after a disruptive event.Type: GrantFiled: September 29, 2000Date of Patent: September 7, 2004Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Ravi P. Singh, Charles P. Roth, Gregory A. Overkamp
-
Patent number: 6789187Abstract: In one embodiment, a method is disclosed for holding instruction fetch requests of a processor in an extended reset. Fetch requests are disabled when the processor undergoes a reset. When the reset is completed, fetch requests remain disabled when the instruction memory is being loaded. When loading of the instruction memory is completed, fetch requests are enabled.Type: GrantFiled: December 15, 2000Date of Patent: September 7, 2004Assignees: Intel Corporation, Analog Devices, Inc.Inventors: Ravi P. Singh, Charles P. Roth, Ravi Kolagotla, Juan G. Revilla