Patents by Inventor Robert Coffie

Robert Coffie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090159930
    Abstract: A semiconductor device is fabricated to include source and drain contacts including an ohmic metal sunken into the barrier layer and a portion of the channel layer; a protective dielectric layer disposed between the source and drain contacts on the barrier layer; a metallization layer disposed in drain and source ohmic vias between the source contact and the protective dielectric layer and between the protective dielectric layer and the drain contact; and a metal T-gate disposed above the barrier layer including a field mitigating plate disposed on a side portion of a stem of the metal T-gate.
    Type: Application
    Filed: December 20, 2007
    Publication date: June 25, 2009
    Applicant: Northrop Grumman Space and Mission System Corp.
    Inventors: loulia Smorchkova, Robert Coffie, Ben Heying, Carol Namba, Po-Hsin Liu, Boris Hikin
  • Publication number: 20090146185
    Abstract: Enhancement-mode III-nitride transistors are described that have a large source to drain barrier in the off state, low off state leakage, and low channel resistance in the access regions are described. The devices can include a charge depleting layer under the gate and/or a charge enhancing layer outside of the gate region, that is, in the access region.
    Type: Application
    Filed: November 26, 2008
    Publication date: June 11, 2009
    Applicant: TRANSPHORM INC.
    Inventors: Chang Soo Suh, Ilan Ben-Yaacov, Robert Coffie, Umesh Mishra
  • Publication number: 20090146224
    Abstract: A nitride-based FET device that provides reduced electron trapping and gate current leakage. The device includes a relatively thick passivation layer to reduce traps caused by device processing and a thin passivation layer below the gate terminal to reduce gate current leakage. The device includes semiconductor device layers deposited on a substrate. A plurality of passivation layers are deposited on the semiconductor device layers, where at least two of the layers are made of a different dielectric material to provide an etch stop. One or more of the passivation layers can be removed using the interfaces between the layers as an etch stop so that the distance between the gate terminal and the semiconductor device layers can be tightly controlled, where the distance can be made very thin to increase device performance and reduce gate current leakage.
    Type: Application
    Filed: December 7, 2007
    Publication date: June 11, 2009
    Applicant: Northrop Grumman Space & Mission Systems Corp.
    Inventors: Benjamin Heying, Ioulia Smorchkova, Vincent Gambin, Robert Coffie
  • Publication number: 20090148985
    Abstract: A method for fabricating a nitride-based FET device that provides reduced electron trapping and gate current leakage. The fabrication method provides a device that includes a relatively thick passivation layer to reduce traps caused by device processing and a thin passivation layer below the gate terminal to reduce gate current leakage. Semiconductor device layers are deposited on a substrate. A plurality of passivation layers are deposited on the semiconductor device layers, where at least two of the layers are made of a different dielectric material to provide an etch stop. One or more of the passivation layers can be removed using the interfaces between the layers as an etch stop so that the distance between the gate terminal and the semiconductor device layers can be tightly controlled, where the distance can be made very thin to increase device performance and reduce gate current leakage.
    Type: Application
    Filed: December 7, 2007
    Publication date: June 11, 2009
    Applicant: Northrop Grumman Space & Mission Systems Corp.
    Inventors: Benjamin Heying, Ioulia Smorchkova, Vincent Gambin, Robert Coffie
  • Publication number: 20090108299
    Abstract: A semiconductor device includes a T-gate disposed between drain and source regions and above a barrier layer to form a Schottky contact to the channel layer. A first inactive field mitigating plate is disposed above a portion of the T-gate and a second active field plate is disposed above the barrier layer and in a vicinity of the T-gate.
    Type: Application
    Filed: October 25, 2007
    Publication date: April 30, 2009
    Applicant: Northrop Grumman Space and Mission Systems Corp.
    Inventors: Ioulia Smorchkova, Carol Namba, Po-Hsin Liu, Robert Coffie, Roger Tsai
  • Publication number: 20080199993
    Abstract: An improved method for fabricating an HEMT device having active device layers deposited on a semiconductor substrate. In an embodiment, the improved method comprises the steps of depositing an AlN layer over the active device layers using a relatively low temperature vacuum process to form an amorphous layer protecting the active device layers from unnecessary exposure to fabrication processes, and selectively forming openings in the AlN layer to expose portions of the active device layers for imminent process steps.
    Type: Application
    Filed: February 21, 2007
    Publication date: August 21, 2008
    Inventors: Benjamin Heying, Ioulia Smorchkova, Vincent Gambin, Robert Coffie