Patents by Inventor Ryan Hsin-Chin Jiang

Ryan Hsin-Chin Jiang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7656627
    Abstract: An ESD protection circuit is provided. The circuit includes a discharging component, a diode, and an ESD detection circuit. The discharging component is coupled between an input/output pad and a first power line of an IC. The diode is coupled between the input/output pad and a second power line of the IC in a forward direction toward the second power line. The ESD detection circuit includes a capacitor, a resistor, and a triggering component. The capacitor and the resistor are formed in series and coupled between the first power line and the second power line. The triggering component has a positive power end coupled to the input/output pad and a negative power end coupled to the first power line. An input of the triggering component is coupled to a node between the capacitor and the resistor.
    Type: Grant
    Filed: July 17, 2007
    Date of Patent: February 2, 2010
    Assignee: Amazing Microelectronic Corp.
    Inventors: Ming-Dou Ker, Yuan-Wen Hsiao, Ryan Hsin-Chin Jiang
  • Patent number: 7652511
    Abstract: The present invention proposed a slew-rate control circuitry without the use of external components such as amplifiers. Therefore slew-rate control circuitry of the present invention not only provides an IC with build-in slew-rate control, but also reduces number of transistors used externally which will increase gate-oxide reliability of the IC. The slew-rate control circuitry of the present invention is primarily comprised by an output buffer and feedback circuitry, the output buffer mainly consisted four transistors and depends on output of the IC, these four transistors will interact with each other to control the slew-rate of IC output. Additional feedback circuitry and gate-tracking circuitry are also disclosed to enhance the performance of the slew-rate control circuitry.
    Type: Grant
    Filed: January 16, 2008
    Date of Patent: January 26, 2010
    Assignee: Amazing Microelectronic Corp.
    Inventors: Che-Hao Chuang, Tang-Kuei Tseng, Ryan Hsin-Chin Jiang
  • Publication number: 20090296295
    Abstract: An ESD protection circuit including a clamping module and a detecting module is provided. The clamping module is coupled between a positive power line and a negative power line. The detecting module includes a triggering unit, a resistor, and a MOS capacitor. An output terminal of the triggering unit is used for triggering the clamping module. The resistor is coupled between the negative power line and an input terminal of the triggering unit. The MOS capacitor is coupled between the positive power line and an input terminal of the triggering unit for ESD protection. During a normal power operation, a switching terminal of the triggering unit enables the MOS capacitor to be coupled between the negative power line and an input terminal of the triggering unit. Thereby, the gate tunneling leakage is eliminated and the problem of mistriggering is prevented.
    Type: Application
    Filed: August 5, 2009
    Publication date: December 3, 2009
    Inventors: Ming-Dou Ker, Chin-Hao Chen, Ryan Hsin-Chin Jiang
  • Publication number: 20090273955
    Abstract: A charge pump circuit with bipolar output comprises a first switch capable of selectively connecting a first input terminal of a transfer capacitor to a voltage source, a second switch capable of selectively connecting a first input terminal of a first storage capacitor to said first input terminal of said transfer capacitor; a third switch capable of selectively connecting a second input terminal of said transfer capacitor to said voltage source; a fourth switch selectively connecting said second input terminal of said transfer capacitor to a ground terminal; and a fifth switch selectively connecting said second input terminal of said transfer capacitor to a second input terminal of a second storage capacitor. The charge pump circuit is collocated with clock signals to be selectively driven by a four-phase signal so as to produce bipolar voltages with magnitudes higher than the input voltage with minimum number of switches and capacitors and also accomplish the highest efficiency.
    Type: Application
    Filed: May 1, 2008
    Publication date: November 5, 2009
    Inventors: Tang-Kuei Tseng, Ryan Hsin-Chin Jiang
  • Publication number: 20090273006
    Abstract: The present invention discloses a bidirectional silicon-controlled rectifier, wherein the conventional field oxide layer, which separates an anode structure from a cathode structure, is replaced by a field oxide layer having floating gates, a virtual gate or a virtual active region. Thus, the present invention can reduce or escape from the bird's beak effect of a field oxide layer, which results in crystalline defects, a concentrated current and a higher magnetic field and then causes abnormal operation of a rectifier. Thereby, the present invention can also reduce signal loss.
    Type: Application
    Filed: April 30, 2008
    Publication date: November 5, 2009
    Inventors: Wen-Yi Chen, Ryan Hsin-Chin Jiang, Ming-Dou Ker
  • Patent number: 7598797
    Abstract: A charge pump circuit with bipolar output comprises a first set of switch device capable of selectively connecting two terminals of a first transfer capacitor to a voltage source and a ground terminal, respectively, a second set of switch device capable of selectively connecting the two terminals of the first transfer capacitor to a grounded first storage capacitor and the voltage source, respectively, a third set of switch device capable of selectively connecting two terminals of a second transfer capacitor to the first transfer capacitor connected to the voltage source and the ground terminal, respectively, and a fourth set of switch device capable of selectively connecting the two terminals of the second transfer capacitor to a grounded second storage capacitor and the ground terminal, respectively.
    Type: Grant
    Filed: January 23, 2008
    Date of Patent: October 6, 2009
    Assignee: Amazing Microelectronic Corp.
    Inventors: Tang-Kuei Tseng, Juing-Yi Cheng, Ryan Hsin-Chin Jiang
  • Publication number: 20090236631
    Abstract: The present invention discloses a bidirectional PNPN silicon-controlled rectifier comprising: a p-type substrate; a N-type epitaxial layer; a P-type well and two N-type wells all formed inside the N-type epitaxial layer with the two N-type wells respectively arranged at two sides of the P-type well; a first semiconductor area, a second semiconductor area and a third semiconductor area all formed inside the P-type well and all coupled to an anode, wherein the second semiconductor area and the third semiconductor area are respectively arranged at two sides of the first semiconductor area, and wherein the first semiconductor area is of first conduction type, and the second semiconductor area and the third semiconductor area are of second conduction type; and two P-type doped areas respectively formed inside the N-type wells, wherein each P-type doped area has a fourth semiconductor area neighboring the P-type well and a fifth semiconductor area, and wherein both the fourth semiconductor area and the fifth semico
    Type: Application
    Filed: March 20, 2008
    Publication date: September 24, 2009
    Inventors: Wen-Yi Chen, Ryan Hsin-Chin Jiang, Ming-Dou Ker
  • Patent number: 7564317
    Abstract: A high/low voltage tolerant interface circuit and a crystal oscillator circuit using the same are provided herein. The interface circuit includes a first transistor, a bulk-voltage generator module and an bias module. The first transistor includes a gate, a first source/drain, a bulk coupled to the first source/drain of the first transistor and a second source/drain coupled to an input node. The bulk-voltage generator module is, used to determine whether a first voltage or a predetermined voltage is being provided to the bulk of the first transistor according to the voltage of the input node. The bias module is coupled to the gate of the first transistor. The bias module is used to provide an bias voltage to the gate of the first transistor and makes the first transistor conduct in order to control the voltage of the second source/drain voltage of the first transistor.
    Type: Grant
    Filed: July 6, 2007
    Date of Patent: July 21, 2009
    Assignee: Amazing Microelectronic Corporation
    Inventors: Ming-Dou Ker, Hung-Tai Liao, Ryan Hsin-Chin Jiang
  • Publication number: 20090179679
    Abstract: The present invention proposed a slew-rate control circuitry without the use of external components such as amplifiers. Therefore slew-rate control circuitry of the present invention not only provides an IC with build-in slew-rate control, but also reduces number of transistors used externally which will increase gate-oxide reliability of the IC. The slew-rate control circuitry of the present invention is primarily comprised by an output buffer and feedback circuitry, the output buffer mainly consisted four transistors and depends on output of the IC, these four transistors will interact with each other to control the slew-rate of IC output. Additional feedback circuitry and gate-tracking circuitry are also disclosed to enhance the performance of the slew-rate control circuitry.
    Type: Application
    Filed: January 16, 2008
    Publication date: July 16, 2009
    Inventors: Che-Hao Chuang, Tang-Kuei Tseng, Ryan Hsin-Chin Jiang
  • Publication number: 20090135533
    Abstract: An ESD protection circuit including a clamping module and a detecting module is provided. The clamping module is coupled between a positive power line and a negative power line. The detecting module includes a triggering unit, a resistor, and a MOS capacitor. An output terminal of the triggering unit is used for triggering the clamping module. The resistor is coupled between the positive power line and an input terminal of the triggering unit. The MOS capacitor has a first end and a second end. The first end is coupled to the input terminal of the triggering unit. During a normal power operation, a switching terminal of the triggering unit enables the second end of the MOS capacitor to be coupled with the positive power line. Thereby, the gate tunneling leakage is eliminated and the problem of mistriggering is prevented.
    Type: Application
    Filed: November 28, 2007
    Publication date: May 28, 2009
    Inventors: Ming-Dou Ker, Chin-Hao Chen, Ryan Hsin-Chin Jiang
  • Publication number: 20090097174
    Abstract: An ESD protection circuit suitable for applying in an integrated circuit with separated power domains is provided. The circuit includes a P-type MOSFET coupled between a first circuit in a first power domain and a second circuit in a second power domain. A source terminal of the P-type MOSFET is coupled to a connection node for connecting the first circuit and the second circuit. A gate terminal of the P-type MOSFET is coupled to a positive power line of the second power domain. A drain terminal of the P-type MOSFET is coupled to a negative power line of the second power domain. A body terminal of the P-type MOSFET is also coupled to the connection node.
    Type: Application
    Filed: October 10, 2007
    Publication date: April 16, 2009
    Inventors: Ming-Duo Ker, Yuan-Wen Hsiao, Ryan Hsin-Chin Jiang
  • Publication number: 20090032838
    Abstract: The present invention discloses a symmetric bidirectional silicon-controlled rectifier, which comprises: a substrate; a buried layer formed on the substrate; a first well, a middle region and a second well, which are sequentially formed on the buried layer side-by-side; a first semiconductor area and a second semiconductor area both formed inside the first well; a third semiconductor area formed in a junction between the first well and the middle region, wherein a first gate is formed over a region between the second and third semiconductor areas; a fourth semiconductor area and a fifth semiconductor area both formed inside the second well; a sixth semiconductor area formed in a junction between the second well and the middle region, wherein a second gate is formed over a region between the fifth and sixth semiconductor areas.
    Type: Application
    Filed: May 1, 2008
    Publication date: February 5, 2009
    Inventors: Tang-Kuei Tseng, Che-Hao Chuang, Ryan Hsin-Chin Jiang, Ming-Dou Ker
  • Publication number: 20090032837
    Abstract: The present invention discloses an asymmetric bidirectional silicon-controlled rectifier, which comprises: a second conduction type substrate; a first conduction type undoped epitaxial layer formed on the substrate; a first well and a second well both formed inside the undoped epitaxial layer and separated by a portion of the undoped epitaxial layer; a first buried layer formed in a junction between the first well and the substrate; a second buried layer formed in a junction between the second well and the substrate; a first and a second semiconductor area with opposite conduction type both formed inside the first well; a third and a fourth semiconductor area with opposite conduction type both formed inside the second well, wherein the first and second semiconductor areas are connected to the anode of the silicon-controlled rectifier, and the third and fourth semiconductor areas are connected to the cathode of the silicon-controlled rectifier.
    Type: Application
    Filed: May 1, 2008
    Publication date: February 5, 2009
    Inventors: Tang-Kuei Tseng, Che-Hao Chuang, Ryan Hsin-Chin Jiang, Ming-Dou Ker
  • Publication number: 20090027109
    Abstract: A charge pump circuit with bipolar output comprises a first set of switch device capable of selectively connecting two terminals of a first transfer capacitor to a voltage source and a ground terminal, respectively, a second set of switch device capable of selectively connecting the two terminals of the first transfer capacitor to a grounded first storage capacitor and the voltage source, respectively, a third set of switch device capable of selectively connecting two terminals of a second transfer capacitor to the first transfer capacitor connected to the voltage source and the ground terminal, respectively, and a fourth set of switch device capable of selectively connecting the two terminals of the second transfer capacitor to a grounded second storage capacitor and the ground terminal, respectively.
    Type: Application
    Filed: January 23, 2008
    Publication date: January 29, 2009
    Inventors: Tang-Kuei TSENG, Juing-Yi Cheng, Ryan Hsin-Chin Jiang
  • Publication number: 20090021872
    Abstract: An ESD protection circuit is provided. The circuit includes a discharging component, a diode, and an ESD detection circuit. The discharging component is coupled between an input/output pad and a first power line of an IC. The diode is coupled between the input/output pad and a second power line of the IC in a forward direction toward the second power line. The ESD detection circuit includes a capacitor, a resistor, and a triggering component. The capacitor and the resistor are formed in series and coupled between the first power line and the second power line. The triggering component has a positive power end coupled to the input/output pad and a negative power end coupled to the first power line. An input of the triggering component is coupled to a node between the capacitor and the resistor.
    Type: Application
    Filed: July 17, 2007
    Publication date: January 22, 2009
    Inventors: Ming-Dou Ker, Yuan-Wen Hsiao, Ryan Hsin-Chin Jiang
  • Publication number: 20090009229
    Abstract: A high/low voltage tolerant interface circuit and a crystal oscillator circuit using the same are provided herein. The interface circuit includes a first transistor, a bulk-voltage generator module and an bias module. The first transistor includes a gate, a first source/drain, a bulk coupled to the first source/drain of the first transistor and a second source/drain coupled to an input node. The bulk-voltage generator module is, used to determine whether a first voltage or a predetermined voltage is being provided to the bulk of the first transistor according to the voltage of the input node. The bias module is coupled to the gate of the first transistor. The bias module is used to provide an bias voltage to the gate of the first transistor and makes the first transistor conduct in order to control the voltage of the second source/drain voltage of the first transistor.
    Type: Application
    Filed: July 6, 2007
    Publication date: January 8, 2009
    Applicant: AMAZING MICROELECTRONIC CORPORATION
    Inventors: Ming-Dou Ker, Hung-Tai Liao, Ryan Hsin-Chin Jiang
  • Publication number: 20090002028
    Abstract: A Mixed-voltage input and output (I/O) buffer including a pre-driver unit, a bulk-voltage generating unit, a first to a third transistors and an input stage unit is provided. The pre-driver unit outputs a first source/drain and a second signal. The bulk-voltage generating unit determines whether a first voltage or a pad voltage is used as a bulk voltage according to the pad voltage level. A gate of the first transistor receives the first signal, and a bulk, a first source/drain and a second source/drain of the first transistor are respectively coupled to the bulk voltage, the first voltage and the pad. A gate of the third transistor receives the second signal, and a first source/drain and a second source/drain of the third transistor are respectively coupled to the input stage unit for receiving an input signal from the pad and a second voltage.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 1, 2009
    Applicant: AMAZING MICROELECTRONIC CORPORATION
    Inventors: Ming-Dou Ker, Hui-Wen Tsai, Ryan Hsin-Chin Jiang
  • Publication number: 20080151446
    Abstract: An electrostatic discharge (ESD) protection device and a layout thereof are provided. A bias conducting wire is mainly used to couple each base of a plurality of parasitic transistors inside ESD elements together, in order to simultaneously trigger all the parasitic transistors to bypass the ESD current, avoid the elements of a core circuit being damaged, and solve the non-uniform problem of bypassing the ESD current when ESD occurs. Furthermore, in the ESD protection layout, it only needs to add another doped region on a substrate neighboring to, but not contacting, doped regions of the ESD protection elements and use contacts to connect the added doped region, so as to couple each base of the parasitic transistors together without requiring for additional layout area.
    Type: Application
    Filed: December 20, 2006
    Publication date: June 26, 2008
    Applicant: Amazing Microelectronic Corporation
    Inventors: Ming-Dou Ker, Jia-Huei Chen, Ryan Hsin-Chin Jiang