Patents by Inventor Scott Balster

Scott Balster has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050037588
    Abstract: A method for manufacturing a semiconductor device includes forming a buried layer of a semiconductor substrate. An active region is formed adjacent at least a portion of the buried layer. A first isolation structure is formed adjacent at least a portion of the buried layer. A second isolation structure is formed adjacent at least a portion of the active region. A base layer is formed adjacent at least a portion of the active region. A dielectric layer is formed adjacent at least a portion of the base layer, and then at least part of the dielectric layer is removed at an emitter contact location and at a sinker contact location. An emitter structure is formed at the emitter contact location. Forming the emitter structure includes etching the semiconductor device at the sinker contact location to form a sinker contact region. The sinker contact region has a first depth. The method may also include forming a gate structure.
    Type: Application
    Filed: September 10, 2004
    Publication date: February 17, 2005
    Inventors: Angelo Pinto, Jeffrey Babcock, Michael Schober, Scott Balster, Christoph Dirnecker
  • Publication number: 20050014341
    Abstract: In a method of fabricating complementary bipolar transistors with SiGe base regions the base regions of the NPN and PNP transistors are formed one after the other over two collector regions 20, 14 by epitaxial deposition of crystalline silicon-germanium layers 32a, 36a. With this method the germanium profile of the SiGe layers can be freely selected for both NPN and PNP transistors in thus enabling complementary transistor performance to be optimized individually. The SiGe layers 32a, 36a can be doped with an n-type or p-type dopant during or after deposition of the silicon-germanium layers 32a, 36a.
    Type: Application
    Filed: April 8, 2004
    Publication date: January 20, 2005
    Inventors: Badih El-Kareh, Scott Balster, Philipp Steinmann, Thomas Scharnagl, Manfred Schiekofer, Carl Willis
  • Publication number: 20050006687
    Abstract: An integrated stacked capacitor comprises a first capacitor film (46) of polycrystalline silicide (poly), a second capacitor film (48) and a first dielectric (26) sandwiched between the first capacitor film (46) and second capacitor film (48). A second dielectric (34) and a third capacitor film (50) are provided. The second dielectric (34) is sandwiched between the second capacitor film (48) and third capacitor film (50). A method for fabrication of an integrated stacked capacitor comprises the following sequence of steps: applying a polysilicide layer (20) to form the first capacitor film (46); applying a first dielectric (26); applying a first metallization layer (28) to form the second capacitor film (48); applying a second dielectric (34); and applying a second metallization layer (34) to form the third capacitor film (50).
    Type: Application
    Filed: May 20, 2004
    Publication date: January 13, 2005
    Inventors: Christoph Dirnecker, Jeffrey Babcock, Scott Balster
  • Publication number: 20050001236
    Abstract: In a method of fabricating an integrated silicon-germanium heterobipolar transistor a silicon dioxide layer arranged between a silicon-germanium base layer and a silicon emitter layer is formed by means of Rapid Thermal Processing (RTP) to ensure enhanced component properties of the integrated silicon-germanium heterobipolar transistor.
    Type: Application
    Filed: April 15, 2004
    Publication date: January 6, 2005
    Inventors: Alfred Haeusler, Philipp Steinmann, Scott Balster, Badih El-Kareh
  • Publication number: 20040264100
    Abstract: The invention relates to a stacked capacitor (10) comprising a silicon base plate (16), a poly-silicon center plate (32) arranged above the base plate (16), a lower gate-oxide dielectric (26) arranged between the base plate (16) and the center plate (32), a cover plate (36) made of a metallic conductor and arranged above the center plate (32), and an upper dielectric (34) arranged between the center plate (32) and the cover plate (36). The cover plate (36) and the base plate (16) are electrically connected to each other and together form a first capacitor electrode. The center plate (32) forms a second capacitor electrode. The invention further relates to an integrated circuit with such a stacked capacitor, as well as to a method for fabrication of a stacked capacitor as part of a CMOS process.
    Type: Application
    Filed: April 22, 2004
    Publication date: December 30, 2004
    Inventors: Scott Balster, Badih El-Kareh, Philipp Steinmann, Christoph Dirnecker
  • Publication number: 20020041008
    Abstract: An improved BJT is described that maximizes both Bvceo and Ft/Fmax for optimum performance. Scattering centers are introduced in the collector region (80) of the BJT to improve Bvceo. The inclusion of the scattering centers allows the width of the collector region WCD (90) to be reduced leading to an improvement in Ft/Fmax.
    Type: Application
    Filed: September 28, 2001
    Publication date: April 11, 2002
    Inventors: Gregory E. Howard, Jeffrey A. Babcock, Angelo Pinto, Scott Balster
  • Publication number: 20020033519
    Abstract: An integrated circuit programmable structure (60) is formed for use a trim resistor and/or a programmable fuse. The programmable structure comprises placing heating elements (70) in close proximity to the programmable structure (60) to heat the programmable structure (60) during programming.
    Type: Application
    Filed: September 7, 2001
    Publication date: March 21, 2002
    Inventors: Jeffrey A. Babcock, Angelo Pinto, Gregory E. Howard, Philipp Steinmann, Scott Balster
  • Publication number: 20020033511
    Abstract: The present invention is a method for forming super steep doping profiles in MOS transistor structures. The method comprises forming a carbon containing layer (110) beneath the gate dielectric (50) and source and drain regions (80) of a MOS transistor. The carbon containing layer (110) will prevent the diffusion of dopants into the region (40) directly beneath the gate dielectric layer (50).
    Type: Application
    Filed: September 7, 2001
    Publication date: March 21, 2002
    Inventors: Jeffrey A. Babcock, Angelo Pinto, Scott Balster, Alfred Haeusler, Gregory E. Howard