Patents by Inventor Scott List

Scott List has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6664168
    Abstract: A method of making an on-die decoupling capacitor for a semiconductor device is described. That method comprises forming a first barrier layer on a conductive layer. The upper surface of the first barrier layer is modified to enable a dielectric layer with an acceptable nucleation density to be formed on the first barrier layer. A dielectric layer is formed on the first barrier layer, and a second barrier layer is formed on the dielectric layer.
    Type: Grant
    Filed: July 24, 2002
    Date of Patent: December 16, 2003
    Assignee: Intel Corporation
    Inventors: Ebrahim Andideh, R. Scott List
  • Patent number: 6661085
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface; and a second wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface, wherein the metallic lines and the barrier line deposited on the surface of the second wafer are bonded with the metallic lines and the barrier line deposited on the surface of the first wafer to establish electrical connections between active IC devices on adjacent wafers and to form a barrier structure on the outer edge of the adjacent wafers.
    Type: Grant
    Filed: February 6, 2002
    Date of Patent: December 9, 2003
    Assignee: Intel Corporation
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Patent number: 6645832
    Abstract: A method of forming a silicon (Si) via in vertically stacked wafers is provided with a contact plug extending from selected metallic lines of a top wafer and an etch stop layer formed prior to the contact plug. Such a method comprises selectively etching through the silicon (Si) of the top wafer until stopped by the etch stop layer to form the Si via; depositing an oxide layer to insulate a sidewall of the Si via; forming a barrier layer on the oxide layer and on the bottom of the Si via; and depositing a conduction metal into the Si via to provide electrical connection between active IC devices located on vertically stacked wafers and an external interconnect.
    Type: Grant
    Filed: February 20, 2002
    Date of Patent: November 11, 2003
    Assignee: Intel Corporation
    Inventors: Sarah E. Kim, R. Scott List, Tom Letson
  • Publication number: 20030205824
    Abstract: A method of forming a silicon (Si) via in vertically stacked wafers is provided with a contact plug extending from selected metallic lines of a top wafer and an etch stop layer formed prior to the contact plug. Such a method comprises selectively etching through the silicon (Si) of the top wafer until stopped by the etch stop layer to form the Si via; depositing an oxide layer to insulate a sidewall of the Si via; forming a barrier layer on the oxide layer and on the bottom of the Si via; and depositing a conduction metal into the Si via to provide electrical connection between active IC devices located on vertically stacked wafers and an external interconnect.
    Type: Application
    Filed: May 23, 2003
    Publication date: November 6, 2003
    Inventors: Sarah E. Kim, R. Scott List, Tom Letson
  • Publication number: 20030157748
    Abstract: A method of vertically stacking wafers is provided to form three-dimensional (3D) wafer stack. Such method comprising: selectively depositing a plurality of metallic lines on opposing surfaces of adjacent wafers; bonding the adjacent wafers, via the metallic lines, to establish electrical connections between active devices on vertically stacked wafers; and forming one or more vias to establish electrical connections between the active devices on the vertically stacked wafers and an external interconnect. Metal bonding areas on opposing surfaces of the adjacent wafers can be increased by using one or more dummy vias, tapered vias, or incorporating an existing copper (Cu) dual damascene process.
    Type: Application
    Filed: February 20, 2002
    Publication date: August 21, 2003
    Inventors: Sarah E. Kim, R. Scott List, Scot A. Kellar
  • Publication number: 20030157782
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices; a second wafer including one or more integrated circuit (IC) devices; and metallic lines deposited on opposing surfaces of the first and second wafers at designated locations with an interlevel dielectric (ILD) recess surrounding the metallic lines to facilitate direct metal bonding between the first and second wafers and establish electrical connections between active IC devices on the first and second wafers.
    Type: Application
    Filed: February 6, 2002
    Publication date: August 21, 2003
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Publication number: 20030157796
    Abstract: A method of forming a silicon (Si) via in vertically stacked wafers is provided with a contact plug extending from selected metallic lines of a top wafer and an etch stop layer formed prior to the contact plug. Such a method comprises selectively etching through the silicon (Si) of the top wafer until stopped by the etch stop layer to form the Si via; depositing an oxide layer to insulate a sidewall of the Si via; forming a barrier layer on the oxide layer and on the bottom of the Si via; and depositing a conduction metal into the Si via to provide electrical connection between active IC devices located on vertically stacked wafers and an external interconnect.
    Type: Application
    Filed: February 20, 2002
    Publication date: August 21, 2003
    Inventors: Sarah E. Kim, R. Scott List, Tom Letson
  • Publication number: 20030148590
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface; and a second wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface, wherein the metallic lines and the barrier line deposited on the surface of the second wafer are bonded with the metallic lines and the barrier line deposited on the surface of the first wafer to establish electrical connections between active IC devices on adjacent wafers and to form a barrier structure on the outer edge of the adjacent wafers.
    Type: Application
    Filed: February 6, 2002
    Publication date: August 7, 2003
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Publication number: 20030148596
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices; a second wafer including one or more integrated circuit (IC) devices; and a metal bonding layer deposited on opposing surfaces of the first and second wafers at designated locations to establish electrical connections between active IC devices on the first and second wafers and to provide metal bonding between the adjacent first and second wafers, when the first wafer is pressed against the second wafer using a flexible bladder press to account for height differences of the metal bonding layer across the opposing surfaces of the first and second wafers.
    Type: Application
    Filed: February 6, 2002
    Publication date: August 7, 2003
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Publication number: 20030104692
    Abstract: A method of making a semiconductor device is described. That method comprises forming a conductive layer that contacts a via, such that the conductive layer includes a higher concentration of an electromigration retarding amount of a dopant near the via than away from the via.
    Type: Application
    Filed: November 30, 2001
    Publication date: June 5, 2003
    Inventors: Stefan Hau-Riege, R. Scott List
  • Publication number: 20030060052
    Abstract: A three dimensional capacitor fabricated as part of a dual damascene process is disclosed. The capacitor structure comprises two barrier metal layers separated by a high k dielectric and is formed in all the via and trench openings. The upper barrier layer and dielectric is selectively removed from those openings which will have ordinary vias and conductors, the other opening remains as capaitor.
    Type: Application
    Filed: September 27, 2001
    Publication date: March 27, 2003
    Inventors: Sarah E. Kim, R. Scott List, Bruce A. Block
  • Publication number: 20030057471
    Abstract: An improvement in the method of fabricating on chip decoupling capacitors which help prevent L di/dt voltage droop on the power grid for high surge current conditions is disclosed. The inclusion of a hybrid metal/metal nitride top electrode/barrier provides for a low cost and higher performance option to strapping decoupling capacitors.
    Type: Application
    Filed: September 24, 2001
    Publication date: March 27, 2003
    Inventors: Richard Scott List, Bruce A. Block, Ruitao Zhang
  • Publication number: 20030001284
    Abstract: A method of fabricating an on-chip decoupling capacitor which helps prevent L di/dt voltage droop on the power grid for high surge current conditions is disclosed. Inclusion of the decoupling capacitor on die directly between the power grid greatly reduces the inductance L, and provides decoupling to reduce the highest possible frequency noise.
    Type: Application
    Filed: June 29, 2001
    Publication date: January 2, 2003
    Inventors: Richard Scott List, Bruce A. Block, Mark T. Bohr
  • Patent number: 6127203
    Abstract: This invention relates to mounting integrated circuits (IC) to multi-chip modules (MCM) or substrates. More specifically, it provides a method of mounting a semiconductor die such as a thin slice of Mercury Cadmium Telluride (MCT) to a silicon semiconductor substrate, a read-out integrated circuit (ROIC), using a thermoplastic to reduce stress on the MCT caused by mismatched Coefficients of Thermal Expansion (CTE). This process provides for an array of infrared photodetectors on a material such as MCT to be mounted to a read-out integrated circuit (ROIC) using the Vertical Integrated Photodiode (VIP) approach to FPAs, while allowing double sided interdiffusion of CdTe for surface passivation to reduce dark currents and improve performance, without the problems associated with mismatched coefficients of thermal expansion during high temperature processes.
    Type: Grant
    Filed: May 5, 1999
    Date of Patent: October 3, 2000
    Assignee: DRS Technologies, Inc.
    Inventors: Chang-Feng Wan, Richard Scott List, Curtis Gene Garrett, Dwight U. Bartholomew
  • Patent number: 6059553
    Abstract: An integrated circuit with an intermetal level dielectric (IMD) including an organic-silica hybrid (110) and located between metal lines (104).
    Type: Grant
    Filed: December 17, 1997
    Date of Patent: May 9, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Changming Jin, Stacey Yamanaka, R. Scott List
  • Patent number: 5959340
    Abstract: This invention relates to mounting integrated circuits (IC) to multi-chip modules (MCM) or substrates. More specifically, it provides a method of mounting a semiconductor die such as a thin slice of Mercury Cadmium Telluride (MCT) to a silicon semiconductor substrate, a read-out integrated circuit (ROIC), using a thermoplastic to reduce stress on the MCT caused by mismatched Coefficients of Thermal Expansion (CTE). This process provides for an array of infrared photodetectors on a material such as MCT to be mounted to a read-out integrated circuit (ROIC) using the Vertical Integrated Photodiode (VIP) approach to FPAs, while allowing double sided interdiffusion of CdTe for surface passivation to reduce dark currents and improve performance, without the problems associated with mismatched coefficients of thermal expansion during high temperature processes.
    Type: Grant
    Filed: August 30, 1996
    Date of Patent: September 28, 1999
    Assignee: DRS Technologies, Inc.
    Inventors: Chang-Feng Wan, Richard Scott List, Curtis Gene Garrett, Dwight U. Bartholomew