Patents by Inventor Sean King

Sean King has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9074684
    Abstract: Transmission gear shift control techniques can include calculating, at a controller of a vehicle powered by an internal combustion engine, the controller including one or more processors, brake specific fuel consumption (BSFC) for each of: (i) a current gear of a transmission of the vehicle, (ii) a lower gear than the current gear of the transmission, and (iii) a higher gear than the current gear of the transmission, wherein the transmission is one of a manual transmission and an automatic transmission operating in a manual mode. The techniques can include determining, at the controller, which of the current gear, the lower gear, and the higher gear has a smallest BSFC to obtain a desired gear of the transmission. The techniques can also include outputting, from the controller, an indication to shift the transmission to the desired gear.
    Type: Grant
    Filed: September 24, 2013
    Date of Patent: July 7, 2015
    Assignee: FCA US LLC
    Inventors: Songping Yu, Mohamed Othman, Ryan B McNamara, Sean King
  • Publication number: 20150088392
    Abstract: Transmission gear shift control techniques can include calculating, at a controller of a vehicle powered by an internal combustion engine, the controller including one or more processors, brake specific fuel consumption (BSFC) for each of: (i) a current gear of a transmission of the vehicle, (ii) a lower gear than the current gear of the transmission, and (iii) a higher gear than the current gear of the transmission, wherein the transmission is one of a manual transmission and an automatic transmission operating in a manual mode. The techniques can include determining, at the controller, which of the current gear, the lower gear, and the higher gear has a smallest BSFC to obtain a desired gear of the transmission. The techniques can also include outputting, from the controller, an indication to shift the transmission to the desired gear.
    Type: Application
    Filed: September 24, 2013
    Publication date: March 26, 2015
    Inventors: Songping Yu, Mohamed Othman, Ryan B. McNamara, Sean King
  • Patent number: 8785261
    Abstract: The present disclosure relates to the field of microelectronic transistor fabrication and, more particularly, to forming a graphene layer as a channel layer for a microelectronic transistor.
    Type: Grant
    Filed: September 23, 2010
    Date of Patent: July 22, 2014
    Assignee: Intel Corporation
    Inventor: Sean King
  • Patent number: 8674484
    Abstract: The present invention describes a method including: providing a substrate; stacking interlevel dielectric layers over said substrate, and separating said interlevel dielectric layers with a dielectric separator layer.
    Type: Grant
    Filed: December 30, 2008
    Date of Patent: March 18, 2014
    Assignee: Intel Corporation
    Inventor: Sean King
  • Publication number: 20130292835
    Abstract: Conformal hermetic dielectric films suitable as dielectric diffusion barriers over 3D topography. In embodiments, the dielectric diffusion barrier includes a dielectric layer, such as a metal oxide, which can be deposited by atomic layer deposition (ALD) techniques with a conformality and density greater than can be achieved in a conventional silicon dioxide-based film deposited by a PECVD process for a thinner contiguous hermetic diffusion barrier. In further embodiments, the diffusion barrier is a multi-layered film including a high-k dielectric layer and a low-k or intermediate-k dielectric layer (e.g., a bi-layer) to reduce the dielectric constant of the diffusion barrier. In other embodiments a silicate of a high-k dielectric layer (e.g., a metal silicate) is formed to lower the k-value of the diffusion barrier by adjusting the silicon content of the silicate while maintaining high film conformality and density.
    Type: Application
    Filed: December 20, 2011
    Publication date: November 7, 2013
    Inventors: Sean King, Hui Jae Yoo, Sreenivas Kosaraju, Timothy Glassman
  • Patent number: 8399317
    Abstract: In one aspect, an apparatus may include a metal gate of a transistor. An etch stop layer may be selectively formed over the metal gate. The etch stop layer may include a metal compound. An insulating layer may be over the etch stop layer. A conductive structure may be included through the insulating layer to the metal gate. Methods of making such transistors are also disclosed.
    Type: Grant
    Filed: October 14, 2011
    Date of Patent: March 19, 2013
    Assignee: Intel Corporation
    Inventors: Andrew Ott, Sean King, Ajay Sharma
  • Patent number: 8178436
    Abstract: Interconnect structures having improved adhesion and electromigration performance and methods to fabricate thereof are described. A tensile capping layer is formed on a first conductive layer on a substrate. A compressive capping layer is formed on the tensile capping layer. Next, an interlayer dielectric layer is formed on the compressive capping layer. Further, a first opening is formed in the ILD layer using a first chemistry. A second opening is formed in the tensile capping layer and the compressive capping layer using a second chemistry. Next, a second conductive layer is formed in the first opening and the second opening.
    Type: Grant
    Filed: December 21, 2006
    Date of Patent: May 15, 2012
    Assignee: Intel Corporation
    Inventors: Sean King, Jason Klaus
  • Publication number: 20120074387
    Abstract: The present disclosure relates to the field of microelectronic transistor fabrication and, more particularly, to forming a graphene layer as a channel layer for a microelectronic transistor.
    Type: Application
    Filed: September 23, 2010
    Publication date: March 29, 2012
    Inventor: Sean King
  • Patent number: 8143159
    Abstract: A method for forming deep lithographic interconnects between a first metal and a second metal is provided. The method comprises depositing a first insulator layer on a semiconductor substrate; etching the first insulator layer at a selected location to provide at least a first via to the semiconductor substrate; depositing the first metal on the semiconductor substrate to form at least a first metal contact plug in the first via in contact with the semiconductor substrate; treating the semiconductor substrate with an in-situ plasma of a nitrogen containing gas wherein the plasma forms a nitride layer of the first metal at least capping a top surface of the first metal plug in the first via; and forming a second metal contact to the metal nitride layer capping at least the top surface of the first metal plug.
    Type: Grant
    Filed: September 9, 2010
    Date of Patent: March 27, 2012
    Assignee: Intel Corporation
    Inventors: Sean King, Ruth Brain
  • Patent number: 8120114
    Abstract: In one aspect, an apparatus may include a metal gate of a transistor. An etch stop layer may be selectively formed over the metal gate. The etch stop layer may include a metal compound. An insulating layer may be over the etch stop layer. A conductive structure may be included through the insulating layer to the metal gate. Methods of making such transistors are also disclosed.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: February 21, 2012
    Assignee: Intel Corporation
    Inventors: Andrew Ott, Sean King, Ajay Sharma
  • Publication number: 20120034773
    Abstract: In one aspect, an apparatus may include a metal gate of a transistor. An etch stop layer may be selectively formed over the metal gate. The etch stop layer may include a metal compound. An insulating layer may be over the etch stop layer. A conductive structure may be included through the insulating layer to the metal gate. Methods of making such transistors are also disclosed.
    Type: Application
    Filed: October 14, 2011
    Publication date: February 9, 2012
    Inventors: Andrew Ott, Sean King, Ajay Sharma
  • Patent number: 8088665
    Abstract: Embodiments of the present invention describe a method of fabricating low resistance contact layers on a semiconductor device. The semiconductor device comprises a substrate having source and drain regions. The substrate is alternatingly exposed to a first precursor and a second precursor to selectively deposit an amorphous semiconductor layer onto each of the source and drain regions. A metal layer is then deposited over the amorphous semiconductor layer on each of the source and drain regions. An annealing process is then performed on the substrate to allow the metal layer to react with amorphous semiconductor layer to form a low resistance contact layer on each of the source and drain regions. The low resistance contact layer on each of the source and drain regions can be formed as either a silicide layer or germanide layer depending on the type of precursors used.
    Type: Grant
    Filed: August 11, 2008
    Date of Patent: January 3, 2012
    Assignee: Intel Corporation
    Inventors: Willy Rachmady, Jason W. Klaus, Ravi Pillarisetty, Niloy Mukherjee, Jack Kavalieros, Sean King
  • Publication number: 20110003471
    Abstract: A method for forming deep lithographic interconnects between a first metal and a second metal is provided. The method comprises depositing a first insulator layer on a semiconductor substrate; etching the first insulator layer at a selected location to provide at least a first via to the semiconductor substrate; depositing the first metal on the semiconductor substrate to form at least a first metal contact plug in the first via in contact with the semiconductor substrate; treating the semiconductor substrate with an in-situ plasma of a nitrogen containing gas wherein the plasma forms a nitride layer of the first metal at least capping a top surface of the first metal plug in the first via; and forming a second metal contact to the metal nitride layer capping at least the top surface of the first metal plug.
    Type: Application
    Filed: September 9, 2010
    Publication date: January 6, 2011
    Inventors: Sean King, Ruth Brain
  • Patent number: 7816218
    Abstract: A microelectronic device includes a metal gate with a metal gate upper surface. The metal gate is disposed in an interlayer dielectric first layer. The interlayer dielectric first layer also has an upper surface that is coplanar with the metal gate upper surface. A dielectric etch stop layer is disposed on the metal gate upper surface but not on the interlayer dielectric first layer upper surface.
    Type: Grant
    Filed: August 14, 2008
    Date of Patent: October 19, 2010
    Assignee: Intel Corporation
    Inventors: Jason Klaus, Sean King, Willy Rachmady
  • Patent number: 7812455
    Abstract: A method for forming deep lithographic interconnects between a first metal and a second metal is provided. The method comprises depositing a first insulator layer on a semiconductor substrate; etching the first insulator layer at a selected location to provide at least a first via to the semiconductor substrate; depositing the first metal on the semiconductor substrate to form at least a first metal contact plug in the first via in contact with the semiconductor substrate; treating the semiconductor substrate with an in-situ plasma of a nitrogen containing gas wherein the plasma forms a nitride layer of the first metal at least capping a top surface of the first metal plug in the first via; and forming a second metal contact to the metal nitride layer capping at least the top surface of the first metal plug.
    Type: Grant
    Filed: June 16, 2008
    Date of Patent: October 12, 2010
    Assignee: Intel Corporation
    Inventors: Sean King, Ruth Brain
  • Patent number: 7790631
    Abstract: Methods and apparatuses to selectively deposit a dielectric on a self-assembled monolayer (“SAM”) adsorbed metal are described. A wafer includes a device having a first electrode. A first self-assembled monolayer is deposited on the wafer covering the first electrode. Next, a portion of the first self-assembled monolayer is removed to expose the first electrode. The first self-assembled monolayer includes a hydrophobic layer. Further, second self-assembled monolayer is deposited on the first electrode. The second self-assembled monolayer includes a hydrophilic layer. Next, an insulating layer is deposited on the second self-assembled monolayer. Further, self-aligned contacts to one or more second electrodes of the device are formed.
    Type: Grant
    Filed: November 21, 2006
    Date of Patent: September 7, 2010
    Assignee: Intel Corporation
    Inventors: Ajay K. Sharma, Sean King, Dennis Hanken, Andrew W. Ott
  • Patent number: 7759262
    Abstract: Methods to selectively form a dielectric etch stop layer over a patterned metal feature. Embodiments include a transistor incorporating such an etch stop layer over a gate electrode. In accordance with certain embodiments of the present invention, a metal is selectively formed on the surface of the gate electrode which is then converted to a silicide or germanicide. In other embodiments, the metal selectively formed on the gate electrode surface enables a catalytic growth of a silicon or germanium mesa over the gate electrode. At least a portion of the silicide, germanicide, silicon mesa or germanium mesa is then oxidized, nitridized, or carbonized to form a dielectric etch stop layer over the gate electrode only.
    Type: Grant
    Filed: June 30, 2008
    Date of Patent: July 20, 2010
    Assignee: Intel Corporation
    Inventors: Sean King, Jason Klaus
  • Publication number: 20100164074
    Abstract: The present invention describes a method including: providing a substrate; stacking interlevel dielectric layers over said substrate, and separating said interlevel dielectric layers with a dielectric separator layer.
    Type: Application
    Filed: December 30, 2008
    Publication date: July 1, 2010
    Inventor: Sean King
  • Publication number: 20100038687
    Abstract: A microelectronic device includes a metal gate with a metal gate upper surface. The metal gate is disposed in an interlayer dielectric first layer. The interlayer dielectric first layer also has an upper surface that is coplanar with the metal gate upper surface. A dielectric etch stop layer is disposed on the metal gate upper surface but not on the interlayer dielectric first layer upper surface.
    Type: Application
    Filed: August 14, 2008
    Publication date: February 18, 2010
    Inventors: Jason Klaus, Sean King, Willy Rachmady
  • Publication number: 20100035399
    Abstract: Embodiments of the present invention describe a method of fabricating low resistance contact layers on a semiconductor device. The semiconductor device comprises a substrate having source and drain regions. The substrate is alternatingly exposed to a first precursor and a second precursor to selectively deposit an amorphous semiconductor layer onto each of the source and drain regions. A metal layer is then deposited over the amorphous semiconductor layer on each of the source and drain regions. An annealing process is then performed on the substrate to allow the metal layer to react with amorphous semiconductor layer to form a low resistance contact layer on each of the source and drain regions. The low resistance contact layer on each of the source and drain regions can be formed as either a silicide layer or germanide layer depending on the type of precursors used.
    Type: Application
    Filed: August 11, 2008
    Publication date: February 11, 2010
    Inventors: Willy Rachmady, Jason W. Klaus, Ravi Pillarisetty, Niloy Mukherjee, Jack Kavalieros, Sean King