Patents by Inventor Seong Je Park

Seong Je Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8582368
    Abstract: A method for operating a non-volatile memory device includes counting the number of consecutive verify operations performed without a precharge, sensing a temperature, and when the number of verify operations exceeds a set value of verify operations, controlling a level of a sensing bias voltage based on the sensed temperature.
    Type: Grant
    Filed: July 9, 2010
    Date of Patent: November 12, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Hwang Huh, Seong-Je Park
  • Patent number: 8576600
    Abstract: A semiconductor memory device includes a memory array configured to include memory cells for storing input data and Code Address Memory (CAM) cells for storing setting data used to set an operation condition; an operation circuit configured to perform a CAM read operation by supplying a read voltage to the CAM cells, perform a test operation for detecting unstable CAM cells in each of which a difference between a threshold voltage and the read voltage is smaller than a permitted limit, from among the CAM cells, and perform an erase operation or a program operation for the unstable CAM cells; and a controller configured to control the operation circuit so that the program operation for storing the setting data in the unstable CAM cells is performed if the number of unstable CAM cells detected in the test operation is greater than a permitted value.
    Type: Grant
    Filed: March 14, 2012
    Date of Patent: November 5, 2013
    Assignee: SK Hynix Inc.
    Inventors: Jung Hwan Lee, Seong Je Park, Ji Hwan Kim, Myung Cho, Beom Seok Hah
  • Patent number: 8508992
    Abstract: A method of operating a semiconductor memory device includes performing an LSB program operation for selected memory cells while raising a program voltage, when the threshold voltages of some of the selected memory cells reach a target level, storing data, corresponding to a relevant program voltage, in a first flag cell, performing the LSB program operation for some of the selected memory cells, having threshold voltages not reached the target level, until the threshold voltages of all the selected memory cells reach the target level, and after the LSB program operation is completed, performing an MSB program operation for the selected memory cells by using a program voltage, set based on the data stored in the first flag cell, as a start program voltage.
    Type: Grant
    Filed: July 7, 2011
    Date of Patent: August 13, 2013
    Assignee: SK Hynix Inc.
    Inventor: Seong Je Park
  • Patent number: 8498161
    Abstract: A read method of a nonvolatile memory device according to an exemplary embodiment of this disclosure includes precharging bit lines coupled to memory cells, performing a first read operation by supplying a first reference voltage to the memory cells in order to determine the data stored in the memory cells, precharging bit lines coupled to undetermined memory cells whose data has not been determined by the first read operation, and performing a second read operation by supplying a second reference voltage to the memory cells in order to determine data stored in the undetermined memory cells.
    Type: Grant
    Filed: July 15, 2011
    Date of Patent: July 30, 2013
    Assignee: SK Hynix Inc.
    Inventors: Jung Hwan Lee, Seong Je Park
  • Patent number: 8456912
    Abstract: A nonvolatile memory device includes a page region including a plurality of normal cells and a plurality of auxiliary cells, a detecting unit configured to output a pass signal when at least one cell is programmed with a voltage higher than a reference voltage among program target cells of the page region, a count storing unit configured to store a count in the plurality of auxiliary cells during a first program operation for the page region, wherein the count indicates a total number of program pulses applied to the at least one cell until the pass signal is outputted from the detecting unit, and a voltage setting unit configured to set a program start voltage for a second program operation of the page region based on the count stored in the plurality of auxiliary cells.
    Type: Grant
    Filed: May 10, 2011
    Date of Patent: June 4, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jung-Chul Han, Seong-Je Park
  • Patent number: 8456907
    Abstract: A method of operating a semiconductor memory device includes performing a first program loop including a first program operation and a first verification operation in order to store a lower bit data of n-bit data in memory cells coupled to a page, performing a subprogram loop for memory cells of an erase state, having threshold voltages lower than a target voltage of a negative potential, so that the threshold voltages of the memory cells of the erase state become higher than the target voltage, and performing a second program loop including a second program operation and a second verification operation in order to store an upper bit data of the n-bit data in the memory cells.
    Type: Grant
    Filed: December 26, 2011
    Date of Patent: June 4, 2013
    Assignee: SK Hynix Inc.
    Inventors: Ji Hwan Kim, Seong Je Park, Jung Hwan Lee, Myung Cho, Beom Seok Hah
  • Patent number: 8451665
    Abstract: A method for operating a non-volatile memory device includes selecting a word line of a plurality of word lines in response to a program command and an received address, determining whether the selected word line is a word line set among the word lines, performing an erase operation on a second word line group of the word lines in response to a result of the determining, and performing a program operation on the selected word line.
    Type: Grant
    Filed: September 14, 2011
    Date of Patent: May 28, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Seong-Je Park, Jung-Hwan Lee, Ji-Hwan Kim, Myung Cho, Beom-Seok Hah
  • Patent number: 8437191
    Abstract: A flash memory device includes a memory cell string including a plurality of memory cells serially coupled to one another between a bit line and a source line, a page buffer configured to perform a precharging operation and a sensing operation with respect to the bit line, and a power supply unit configured to supply a certain supply voltage through the source line before the precharging operation.
    Type: Grant
    Filed: October 28, 2010
    Date of Patent: May 7, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jung-Hwan Lee, Seong-Je Park
  • Publication number: 20130033940
    Abstract: Methods and apparatus are disclosed, including an apparatus that has a memory cell array with a memory cell selectively coupled to a bit line. A control circuit is configured to provide a control signal. A voltage generator is configured to provide a sense signal and a precharge signal in response to the control signal. The apparatus further includes a page buffer configured to provide a bit line voltage to the bit line based on the sense signal and the precharge signal, to thereby control a programming of the memory cell.
    Type: Application
    Filed: August 1, 2011
    Publication date: February 7, 2013
    Inventors: Myung Cho, Seong Je Park, Jung Hwan Lee
  • Publication number: 20130033933
    Abstract: Techniques and devices relating to adjusting one or more operational parameters for memory cells are provided. One such device may include a detection unit configured to perform one or more reading operations on a set of memory cells to determine an upper bound of the threshold voltages of the set of memory cells. The device may further include a parameter adjustment unit configured to adjust one or more operational parameters for the set of memory cells based, at least in part, on the determined upper bound of the threshold voltages. Other techniques and devices are also provided.
    Type: Application
    Filed: August 5, 2011
    Publication date: February 7, 2013
    Inventor: Seong Je Park
  • Patent number: 8369155
    Abstract: A method of verifying a non-volatile memory device to increase the read margin even though a negative verifying voltage is not applied is disclosed. The method of verifying a non-volatile memory device includes coupling a cell string to a bit line precharged to a high level through a sensing node, the cell string being provided between a common source line and the bit line; applying a verifying voltage to a plurality of word lines associated with the cell string; disconnecting the bit line from the sensing node; coupling the common source line to the cell string while the verifying voltage is applied to the word lines, wherein the common source line is applied with a bias voltage higher than a ground voltage; and coupling the bit line to the sensing node so as to detect a level of the bit line.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: February 5, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventor: Seong Je Park
  • Publication number: 20120275257
    Abstract: A semiconductor device includes a first bit line section coupled to a first cell string, a second bit line section coupled to a second cell string, a page buffer coupled to the first bit line section and a switching circuit formed between the first bit line section and the second bit line section, wherein the switching circuit couples the first bit line section to second bit line section in response to a select signal.
    Type: Application
    Filed: April 26, 2012
    Publication date: November 1, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Seong Je PARK
  • Publication number: 20120269020
    Abstract: A method for operating a non-volatile memory device includes selecting a word line of a plurality of word lines in response to a program command and an received address, determining whether the selected word line is a word line set among the word lines, performing an erase operation on a second word line group of the word lines in response to a result of the determining, and performing a program operation on the selected word line.
    Type: Application
    Filed: September 14, 2011
    Publication date: October 25, 2012
    Inventors: Seong-Je PARK, Jung-Hwan Lee, Ji-Hwan Kim, Myung Cho, Beom-Seok Hah
  • Publication number: 20120269010
    Abstract: A memory includes at least one first flag cell configured to store first flag data, at least one second flag cell configured to store second flag data, at least one first sensing node having a voltage level determined by the first flag data of the first flag cell, at least one second sensing having a voltage level determined by the second flag data of the second flag cell, a selection circuit configured to select the first sensing node or the second sensing node in response to a flag address; and a determination circuit having an internal node through which current corresponding to a voltage level of a selected sensing node flows and configured to determine a logic value of flag data corresponding to the selected sensing node among the first and second flag data by using an amount of current flowing through the internal node.
    Type: Application
    Filed: September 21, 2011
    Publication date: October 25, 2012
    Inventors: Myung CHO, Seong-Je Park, Jung-Hwan Lee, Ji-Hwan Kim, Beom-Seok Hah
  • Patent number: 8289787
    Abstract: A semiconductor memory device, including a temperature detector configured to output a temperature detection signal in response to a temperature detected in a core region which includes a plurality of memory cells, and a programming voltage generator configured to generate a programming voltage in response to the temperature detection signal and output a generated programming voltage to the core region.
    Type: Grant
    Filed: December 21, 2010
    Date of Patent: October 16, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Ji-Hwan Kim, Seong-Je Park
  • Patent number: 8279678
    Abstract: A method of performing a program verification operation in a nonvolatile memory device includes storing program data, programmed into a selected memory cell of a memory cell block, in a page buffer which is coupled to a bit line of the memory cell block via a sense node, controlling a voltage level of the sense node in response to a value of the program data, changing the voltage level of the sense node in response to a program state of the selected memory cell coupled to the bit line, and performing a program verification operation on the selected memory cell by sensing the voltage level of the sense node.
    Type: Grant
    Filed: April 21, 2010
    Date of Patent: October 2, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Kyu Hee Lim, Seong Je Park
  • Publication number: 20120236618
    Abstract: A semiconductor memory device includes a memory array configured to include memory cells for storing input data and Code Address Memory (CAM) cells for storing setting data used to set an operation condition; an operation circuit configured to perform a CAM read operation by supplying a read voltage to the CAM cells, perform a test operation for detecting unstable CAM cells in each of which a difference between a threshold voltage and the read voltage is smaller than a permitted limit, from among the CAM cells, and perform an erase operation or a program operation for the unstable CAM cells; and a controller configured to control the operation circuit so that the program operation for storing the setting data in the unstable CAM cells is performed if the number of unstable CAM cells detected in the test operation is greater than a permitted value.
    Type: Application
    Filed: March 14, 2012
    Publication date: September 20, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Jung Hwan LEE, Seong Je PARK, Ji Hwan KIM, Myung CHO, Beom Seok HAH
  • Patent number: 8270215
    Abstract: In a nonvolatile memory device, a cache program operation for the next data is performed in a first latch, and a verification program operation for the current data is performed using a second latch. Thus, data collision can be avoided and execution time can be reduced.
    Type: Grant
    Filed: June 29, 2010
    Date of Patent: September 18, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Byoung Sung You, Jin Su Park, Seong Je Park
  • Patent number: 8264883
    Abstract: A semiconductor memory device includes a memory cell array including an even page cell group and an odd page cell group, and a page buffer configured to read data stored in memory cells of the even page cell group and the odd page cell group and store the read data. The page buffer comprises a first latch configured to store first even page data of the even page cell group when a first read operation is performed, a second latch configured to store odd page data of the odd page cell group when a second read operation is performed, and a third latch configured to store second even page data of the even page cell group when a third read operation is performed.
    Type: Grant
    Filed: April 22, 2010
    Date of Patent: September 11, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Kyu Hee Lim, Seung Ho Chang, Seong Je Park
  • Publication number: 20120218818
    Abstract: A nonvolatile memory device includes a page region including a plurality of normal cells and a plurality of auxiliary cells, a detecting unit configured to output a pass signal when at least one cell is programmed with a voltage higher than a reference voltage among program target cells of the page region, a count storing unit configured to store a count in the plurality of auxiliary cells during a first program operation for the page region, wherein the count indicates a total number of program pulses applied to the at least one cell until the pass signal is outputted from the detecting unit, and a voltage setting unit configured to set a program start voltage for a second program operation of the page region based on the count stored in the plurality of auxiliary cells.
    Type: Application
    Filed: May 10, 2011
    Publication date: August 30, 2012
    Inventors: Jung-Chul HAN, Seong-Je Park