Patents by Inventor Seong-Yeol Mun

Seong-Yeol Mun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11527569
    Abstract: A pixel cell includes a plurality of subpixels to generate image charge in response to incident light. The subpixels include an inner subpixel laterally surrounded by outer subpixels. A first plurality of transfer gates disposed proximate to the inner subpixel and a first grouping of outer subpixels. A first floating diffusion is coupled to receive the image charge from the first grouping of outer subpixels through a first plurality of transfer gates. A second plurality of transfer gates disposed proximate to the inner subpixel and the second grouping of outer subpixels. A second floating diffusion disposed in the semiconductor material and coupled to receive the image charge from each one of the second grouping of outer subpixels through the second plurality of transfer gates. The image charge in the inner subpixel is received by the first, second, or both floating diffusions through respective transfer gates.
    Type: Grant
    Filed: May 18, 2020
    Date of Patent: December 13, 2022
    Assignee: OmniVision Technologies, Inc.
    Inventors: Duli Mao, Bill Phan, Keiji Mabuchi, Seong Yeol Mun, Yuanliang Liu, Vincent Venezia
  • Publication number: 20220367542
    Abstract: CMOS image sensor with LED flickering reduction and low color cross-talk are disclosed. In one embodiment, an image sensor includes a plurality of pixels arranged in rows and columns of a pixel array that is disposed in a semiconductor substrate. Each pixel includes a plurality of large subpixels (LPDs) and at least one small subpixel (SPD). A plurality of color filters are disposed over individual subpixels. Each individual SPD is laterally adjacent to at least one other SPD.
    Type: Application
    Filed: May 17, 2021
    Publication date: November 17, 2022
    Inventors: Duli Mao, Bill Phan, Seong Yeol Mun, Yuanliang Liu, Alireza Bonakdar, Chengming Liu, Zhiqiang Lin
  • Publication number: 20220367245
    Abstract: A shallow trench isolation (STI) structure and method of fabrication includes forming a shallow trench isolation (STI) structure having a polygonal shaped cross-section in a semiconductor substrate of an image sensor includes a two-step etching process. The first step is a dry plasma etch that forms a portion of the trench to a first depth. The second step is a wet etch process that completes the trench etching to the desired depth and cures damage caused by the dry etch process. A CMOS image sensor includes a semiconductor substrate having a photodiode region and a pixel transistor region separated by a shallow trench isolation (STI) structure having a polygonal shaped cross-section.
    Type: Application
    Filed: May 13, 2021
    Publication date: November 17, 2022
    Inventors: Seong Yeol MUN, Heesoo KANG, Xiang ZHANG
  • Publication number: 20220320163
    Abstract: A high k passivation layer, an anti-reflective coating layer, and a buffer layer are disposed over semiconductor substrate including photodiodes formed therein. Trenches are etched into the semiconductor substrate through the buffer layer, anti-reflective coating layer, and the high k passivation layer in a grid-like pattern surrounding each of the photodiodes in the semiconductor substrate. Another high k passivation layer lines an interior of the trenches in the semiconductor substrate. An adhesive and barrier layer is deposited over the high k passivation layer that lines the interior of the trenches. A deep trench isolation (DTI) structure is formed with conductive material deposited into the trenches over the adhesive and barrier layer to fill the trenches. A grid structure is formed over the DTI structure and above a plane of the buffer layer. The grid structure is formed with the conductive material.
    Type: Application
    Filed: March 30, 2021
    Publication date: October 6, 2022
    Inventors: Seong Yeol Mun, Yibo Zhu, Keiji Mabuchi
  • Patent number: 11444108
    Abstract: Examples of the disclosed subject matter propose disposing deep trench isolation structure around the perimeter of the pixel transistor region of the pixel cell. In some example embodiments, the deep trench isolation structure extends into the semiconductor substrate from the back side of the semiconductor substrate and abuts against or contacts the bottom of shallow trench isolation structure disposed in the front side of the semiconductor substrate. Together, the trench isolating structure isolates the transistor channel of the pixel transistor region. The formation and arrangement of the trench isolation structure in the pixel transistor region forms a floating doped well region, such as a floating P-doped well region (P-well), containing a floating diffusion (FD) and source/drains (e.g., (N) doped regions) of the pixel transistors. This floating P-well region aims to reduce junction leakage associated with the floating diffusion region of the pixel cell.
    Type: Grant
    Filed: July 8, 2020
    Date of Patent: September 13, 2022
    Assignee: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Seong Yeol Mun, Bill Phan
  • Publication number: 20220246656
    Abstract: Methods of forming transistors include providing a substrate material, forming a recess to a first depth in the substrate material, the recess corresponding to a gate region and extending in a channel length direction and a channel width direction that is perpendicular to the channel length direction, forming a trench structure in the substrate material by deepening the recess to a second depth using an isotropic process, forming an isolation layer on the substrate material, forming a gate portion of the isolation layer on the substrate material such that the gate portion of the isolation layer extends into the trench structure, and forming a gate on the isolation layer such that the gate extends into the trench structure.
    Type: Application
    Filed: April 22, 2022
    Publication date: August 4, 2022
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Seong Yeol Mun, Young Woo Jung
  • Publication number: 20220208827
    Abstract: A pixel-array substrate includes a semiconductor substrate, a buffer layer, and a metal annulus. The semiconductor substrate includes a first-photodiode region. A back surface of the semiconductor substrate forms a trench surrounding the first-photodiode region in a cross-sectional plane parallel to a first back-surface region of the back surface above the first-photodiode region. The buffer layer is on the back surface and has (i) a thin buffer-layer region located above the first-photodiode region and (ii) a thick buffer-layer region forming an annulus above the trench in a plane parallel to the cross-sectional plane. The metal annulus is on the buffer layer and covers the thick buffer-layer region.
    Type: Application
    Filed: December 30, 2020
    Publication date: June 30, 2022
    Inventor: Seong Yeol MUN
  • Publication number: 20220182563
    Abstract: A pixel array for a high definition (HD) image sensor is disclosed. The pixel array includes a number of split pixel cells each including a first photodiode and a second photodiode that is more sensitive to incident light than the first photodiode. The first photodiode can be used to sense bright or high intensity light conditions, while the second photodiode can be used to sense low to medium intensity light conditions. In the disclosed pixel array, the sensitivity of one or more photodiodes is reduced by application of a light attenuation layer over the first photodiode of each split pixel cell. In accordance with methods of the disclosure, the light attenuation layer can be formed prior to the formation of a metal, optical isolation grid structure. This can lead to better control of the thickness and uniformity of light attenuation layer.
    Type: Application
    Filed: December 7, 2020
    Publication date: June 9, 2022
    Inventor: Seong Yeol Mun
  • Patent number: 11348957
    Abstract: Image sensors include a photodiode formed in a substrate material and a transistor coupled to the photodiode. The transistor has a trench structure formed in the substrate material, an isolation layer disposed on the substrate material, and a gate disposed on the isolation layer and extending into the trench structure. The trench structure has a polygonal cross section in a channel width plane, the polygonal cross section defining at least four sidewall portions of the substrate material, which contribute to an effective channel width measured in the channel width plane that is wider than a planar channel width of the transistor.
    Type: Grant
    Filed: December 27, 2019
    Date of Patent: May 31, 2022
    Assignee: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Seong Yeol Mun, Young Woo Jung
  • Publication number: 20220115434
    Abstract: A method of fabricating a target shallow trench isolation (STI) structure between devices in a wafer-level image sensor having a large number of pixels includes etching a trench, the trench having a greater depth and width than a target STI structure and epitaxially growing the substrate material in the trench for a length of time necessary to provide the target depth and width of the isolation structure. An STI structure formed in a semiconductor substrate includes a trench etched in the substrate having a depth and width greater than that of the STI structure, and semiconductor material epitaxially grown in the trench to provide a critical dimension and target depth of the STI structure. An image sensor includes a semiconductor substrate, a photodiode region, a pixel transistor region and an STI structure between the photodiode region and the pixel transistor region.
    Type: Application
    Filed: December 22, 2021
    Publication date: April 14, 2022
    Inventor: Seong Yeol Mun
  • Patent number: 11289530
    Abstract: A shallow trench isolation (STI) structure and method of fabrication includes a two-step epitaxial growth process. A trench larger than the target STI structure is etched into a semiconductor substrate, a first layer of un-doped semiconductor material epitaxially grown in the trench to provide an STI structure having a target depth and a critical dimension, and a second layer of doped semiconductor material epitaxially grown on the first layer, said second layer filling the trench and forming a protrusion above the front-side of the semiconductor substrate.
    Type: Grant
    Filed: January 21, 2020
    Date of Patent: March 29, 2022
    Assignee: OmniVision Technologies, Inc.
    Inventor: Seong Yeol Mun
  • Patent number: 11282890
    Abstract: A method of fabricating a target shallow trench isolation (STI) structure between devices in a wafer-level image sensor having a large number of pixels includes etching a trench, the trench having a greater depth and width than a target STI structure and epitaxially growing the substrate material in the trench for a length of time necessary to provide the target depth and width of the isolation structure. An STI structure formed in a semiconductor substrate includes a trench etched in the substrate having a depth and width greater than that of the STI structure, and semiconductor material epitaxially grown in the trench to provide a critical dimension and target depth of the STI structure. An image sensor includes a semiconductor substrate, a photodiode region, a pixel transistor region and an STI structure between the photodiode region and the pixel transistor region.
    Type: Grant
    Filed: January 21, 2020
    Date of Patent: March 22, 2022
    Assignee: OmniVision Technologies, Inc.
    Inventor: Seong Yeol Mun
  • Patent number: 11264419
    Abstract: A fully depleted silicon on insulator (FDSOI) is employed to reduce diffusion leakage (e.g., gate induced drain leakage, junction leakage, etc.) associated with the diffusion regions of a pixel cell. The buried oxide (BOX) layer, for example, fully isolates the transistor channel region, such as an (N) channel region of the pixel cell from the photodiode(s) of the pixel region, eliminating the junction leakage path, thus leading to a reduction in diffusion leakage and an increase device operation speed. An increase of full well capacity can also be realized by the absence of isolation structure, such as trench isolation or isolation implant structure.
    Type: Grant
    Filed: December 30, 2019
    Date of Patent: March 1, 2022
    Assignee: OMNIVISION TECHNOLOGIES, INC.
    Inventor: Seong Yeol Mun
  • Publication number: 20220013554
    Abstract: Examples of the disclosed subject matter propose disposing deep trench isolation structure around the perimeter of the pixel transistor region of the pixel cell. In some example embodiments, the deep trench isolation structure extends into the semiconductor substrate from the back side of the semiconductor substrate and abuts against or contacts the bottom of shallow trench isolation structure disposed in the front side of the semiconductor substrate. Together, the trench isolating structure isolates the transistor channel of the pixel transistor region. The formation and arrangement of the trench isolation structure in the pixel transistor region forms a floating doped well region, such as a floating P-doped well region (P-well), containing a floating diffusion (FD) and source/drains (e.g., (N) doped regions) of the pixel transistors. This floating P-well region aims to reduce junction leakage associated with the floating diffusion region of the pixel cell.
    Type: Application
    Filed: July 8, 2020
    Publication date: January 13, 2022
    Inventors: Seong Yeol Mun, Bill Phan
  • Publication number: 20220013551
    Abstract: Examples of the disclosed subject matter propose disposing trench isolation structure around the perimeter of the pixel transistor region of the pixel cell. The trench isolation structure includes front side (e.g., shallow and deep) trench isolation structure and back side deep trench isolation structure that abut against or contacts the bottom of front side deep trench isolation structure for isolating the pixel transistor channel of the pixel cell's pixel transistor region. The formation and arrangement of the trench isolation structure in the pixel transistor region forms a floating doped well region, containing, for example, a floating diffusion (FD) and source/drains (e.g., (N) doped regions) of the pixel transistors. This floating P-well region aims to reduce junction leakage associated with the floating diffusion region of the pixel cell.
    Type: Application
    Filed: July 8, 2020
    Publication date: January 13, 2022
    Inventors: Seong Yeol Mun, Yuanliang Liu
  • Publication number: 20220005846
    Abstract: A pixel cell with an elevated floating diffusion region is formed to reduce diffusion leakage (e.g., gate induced drain leakage, junction leakage, etc.). The floating diffusion region can be elevated by separating a doped floating diffusion region from the semiconductor substrate by disposing an intervening layer (e.g., undoped, lightly doped, etc.) on the semiconductor substrate and beneath the doped floating diffusion region. For instance, the elevated floating diffusion region can be formed by stacked material layers composed of a lightly or undoped base or intervening layer and a heavy doped (e.g., As doped) “elevated” layer. In some examples, the stacked material layers can be formed by first and second epitaxial growth layers.
    Type: Application
    Filed: July 2, 2020
    Publication date: January 6, 2022
    Inventors: Seong Yeol Mun, Heesoo Kang
  • Patent number: 11217613
    Abstract: An image sensor includes a substrate material. The substrate material includes a plurality of photodiodes disposed therein. The plurality of photodiodes includes a plurality of small photodiodes (SPDs) and a plurality of large photodiodes (LPDs) larger than the SPDs. An array of color filters is disposed over the substrate material. A buffer layer is disposed between the substrate material and the array of color filters. A metal pattern is disposed between the color filters in the array of color filters, and between the array of color filters and the buffer layer. An attenuation layer is disposed between the substrate material and the array of color filters. The attenuation layer is above and aligned with the plurality of SPDs and a portion of each of the plurality of LPDs. An edge of the attenuation layer is over one of the plurality of LPDs.
    Type: Grant
    Filed: November 18, 2019
    Date of Patent: January 4, 2022
    Assignee: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Bill Phan, Yuanliang Liu, Duli Mao, Seong Yeol Mun, Alireza Bonakdar
  • Patent number: 11189655
    Abstract: A pixel array is provided that addresses leaking current at or near the floating diffusion region of the pixel cells. The pixel array includes an arrangement of trench isolation structures, including both front side deep trench isolation structure and front side shallow trench isolation structure that isolate the transistor channel regions from the pixel regions (e.g., photodiodes) of the pixel array. Example embodiments also include deep (N) doped wells that extend beneath the pixel transistor regions in order to “float” the P-well regions of the pixel transistor regions.
    Type: Grant
    Filed: July 8, 2020
    Date of Patent: November 30, 2021
    Assignee: OMNIVISION TECHNOLOGIES, INC.
    Inventor: Seong Yeol Mun
  • Publication number: 20210358993
    Abstract: A pixel cell includes a plurality of subpixels to generate image charge in response to incident light. The subpixels include an inner subpixel laterally surrounded by outer subpixels. A first plurality of transfer gates disposed proximate to the inner subpixel and a first grouping of outer subpixels. A first floating diffusion is coupled to receive the image charge from the first grouping of outer subpixels through a first plurality of transfer gates. A second plurality of transfer gates disposed proximate to the inner subpixel and the second grouping of outer subpixels. A second floating diffusion disposed in the semiconductor material and coupled to receive the image charge from each one of the second grouping of outer subpixels through the second plurality of transfer gates. The image charge in the inner subpixel is received by the first, second, or both floating diffusions through respective transfer gates.
    Type: Application
    Filed: May 18, 2020
    Publication date: November 18, 2021
    Inventors: Duli Mao, Bill Phan, Keiji Mabuchi, Seong Yeol Mun, Yuanliang Liu, Vincent Venezia
  • Publication number: 20210305298
    Abstract: Image sensors include a photodiode disposed in a semiconductor substrate and a transistor operatively coupled to the photodiode. At least three substrate trench structures are formed in the semiconductor substrate, defining two nonplanar structures, each having a plurality of sidewall portions. An isolation layer includes at least three isolation layer trench structures, each being disposed in a respective one of the three substrate trench structures. A gate includes three fingers, each being disposed in a respective one of the three isolation layer trench structures. An electron channel of the transistor extends along the plurality of sidewall portions of the two nonplanar structures in a channel width plane.
    Type: Application
    Filed: March 25, 2020
    Publication date: September 30, 2021
    Applicant: OMNIVISION TECHNOLOGIES, INC.
    Inventors: Sing-Chung Hu, Seong Yeol Mun, Bill Phan