Patents by Inventor Shaowu HUANG

Shaowu HUANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190341350
    Abstract: Dielets on flexible and stretchable packaging for microelectronics are provided. Configurations of flexible, stretchable, and twistable microelectronic packages are achieved by rendering chip layouts, including processors and memories, in distributed collections of dielets implemented on flexible and/or stretchable media. High-density communication between the dielets is achieved with various direct-bonding or hybrid bonding techniques that achieve high conductor count and very fine pitch on flexible substrates. An example process uses high-density interconnects direct-bonded or hybrid bonded between standard interfaces of dielets to create a flexible microelectronics package. In another example, a process uses high-density interconnections direct-bonded between native interconnects of the dielets to create the flexible microelectronics packages, without the standard interfaces.
    Type: Application
    Filed: July 18, 2019
    Publication date: November 7, 2019
    Applicant: Invensas Corporation
    Inventors: Shaowu Huang, Javier A. Delacruz
  • Patent number: 10446487
    Abstract: A stacked and electrically interconnected structure is disclosed. The stacked structure can include a first element comprising a first contact pad and a second element comprising a second contact pad. The first contact pad and the second contact pad can be electrically and mechanically connected to one another by an interface structure. The interface structure can comprise a passive equalization circuit that includes a resistive electrical pathway between the first contact pad and the second contact pad and a capacitive electrical pathway between the first contact pad and the second contact pad. The resistive electrical pathway and the capacitive electrical pathway form an equivalent parallel resistor-capacitor (RC) equalization circuit.
    Type: Grant
    Filed: September 19, 2017
    Date of Patent: October 15, 2019
    Assignee: Invensas Bonding Technologies, Inc.
    Inventors: Shaowu Huang, Javier DeLaCruz
  • Patent number: 10403577
    Abstract: Dielets on flexible and stretchable packaging for microelectronics are provided. Configurations of flexible, stretchable, and twistable microelectronic packages are achieved by rendering chip layouts, including processors and memories, in distributed collections of dielets implemented on flexible and/or stretchable media. High-density communication between the dielets is achieved with various direct-bonding or hybrid bonding techniques that achieve high conductor count and very fine pitch on flexible substrates. An example process uses high-density interconnects direct-bonded or hybrid bonded between standard interfaces of dielets to create a flexible microelectronics package. In another example, a process uses high-density interconnections direct-bonded between native interconnects of the dielets to create the flexible microelectronics packages, without the standard interfaces.
    Type: Grant
    Filed: May 3, 2018
    Date of Patent: September 3, 2019
    Assignee: Invensas Corporation
    Inventors: Shaowu Huang, Javier A. Delacruz
  • Publication number: 20190265411
    Abstract: Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects are provided. An example optical interconnect joins first and second optical conduits. A first direct oxide bond at room temperature joins outer claddings of the two optical conduits and a second direct bond joins the inner light-transmitting cores of the two conduits at an annealing temperature. The two low-temperature bonds allow photonics to coexist in an integrated circuit or microelectronics package without conventional high-temperatures detrimental to microelectronics. Direct-bonded square, rectangular, polygonal, and noncircular optical interfaces provide better matching with rectangular waveguides and better performance. Direct oxide-bonding processes can be applied to create running waveguides, photonic wires, and optical routing in an integrated circuit package or in chip-to-chip optical communications without need for conventional optical couplers.
    Type: Application
    Filed: January 14, 2019
    Publication date: August 29, 2019
    Inventors: Shaowu HUANG, Javier A. DELACRUZ, Liang WANG, Guilian GAO
  • Publication number: 20190198407
    Abstract: An integrated device package is disclosed. The integrated device package can include an integrated device die, an element, a cavity, and an electrical interconnect. The element can have an antenna structure. The element can be attached to a surface of the integrated device. The cavity can be disposed between the integrated device die and the antenna structure. The electrical interconnect can connect the integrated device die and the antenna structure.
    Type: Application
    Filed: December 6, 2018
    Publication date: June 27, 2019
    Inventors: Shaowu Huang, Javier A. DeLaCruz, Liang Wang, Rajesh Katkar, Belgacem Haba
  • Publication number: 20190181107
    Abstract: Representative implementations of techniques and devices are used to remedy or mitigate the effects of damaged interconnect pads of bonded substrates. A recess of predetermined size and shape is formed in the surface of a second substrate of the bonded substrates, at a location that is aligned with the damaged interconnect pad on the first substrate. The recess encloses the damage or surface variance of the pad, when the first and second substrates are bonded.
    Type: Application
    Filed: November 13, 2018
    Publication date: June 13, 2019
    Inventors: Javier A. DELACRUZ, Rajesh KATKAR, Shaowu HUANG, Gaius Gillman FOUNTAIN, JR., Liang WANG, Laura Wills MIRKARIMI
  • Patent number: 10299368
    Abstract: Apparatus, and corresponding method, relates generally to a microelectronic device. In such an apparatus, a first conductive layer is for providing a lower interior surface of a circuit structure. A plurality of wire bond wires are interconnected to the lower interior surface and spaced apart from one another for providing at least one side of the circuit structure. A second conductive layer is for providing an upper interior surface of the circuit structure spaced apart from the lower interior surface by and interconnected to the plurality of wire bond wires. The plurality of wire bond wires, the first conductive layer and the second conductive layer in combination define at least one opening in the at least one side for a signal port of the circuit structure. Such circuit structure may be a signal guide circuit structure, such as for a signal waveguide or signal cavity for example.
    Type: Grant
    Filed: December 21, 2016
    Date of Patent: May 21, 2019
    Assignee: Invensas Corporation
    Inventors: Shaowu Huang, Javier A. Delacruz
  • Patent number: 10276909
    Abstract: A structure can include a first element and a carrier bonded to the first element along an interface. A waveguide can be defined at least in part along the interface between the first element and the carrier. The waveguide can comprise an effectively closed metallic channel and a dielectric material within the effectively closed metallic channel, as viewed from a side cross-section of the structure. Various millimeter-wave or sub-terahertz components or circuit structures can also be created based on the waveguide structures disclosed herein.
    Type: Grant
    Filed: December 30, 2016
    Date of Patent: April 30, 2019
    Assignee: Invensas Bonding Technologies, Inc.
    Inventors: Shaowu Huang, Javier A. DeLaCruz, Belgacem Haba
  • Publication number: 20190069392
    Abstract: A stacked, multi-layer transmission line is provided. The stacked transmission line includes at least a pair of conductive traces, each conductive trace having a plurality of conductive stubs electrically coupled thereto. The stubs are disposed in one or more separate spatial layers from the conductive traces.
    Type: Application
    Filed: October 26, 2018
    Publication date: February 28, 2019
    Applicant: Invensas Corporation
    Inventors: Shaowu Huang, Javier A. Delacruz, Belgacem Haba
  • Publication number: 20190036191
    Abstract: Flipped radio frequency (RF) and microwave filters and components for compact package assemblies are provided. An example RF filter is constructed by depositing a conductive trace, such as a redistribution layer, onto a flat surface of a substrate, to form an RF filter element. The substrate is vertically mounted on a motherboard, thereby saving dedicated area. Multiple layers of substrate can be laminated into a stack and mounted so that the RF filter elements of each layer are in vertical planes with respect to a horizontal motherboard, providing dramatic reduction in size. Deposited conductive traces of an example flipped RF filter stack can provide various stub configurations of an RF filter and emulate various distributed filter elements and their configuration geometries. The deposited conductive traces can also form other electronic components to be used in conjunction with the RF filter elements. A wirebond or bond via array (BVA™) version can provide flipped RF and microwave filters.
    Type: Application
    Filed: September 17, 2018
    Publication date: January 31, 2019
    Applicant: Invensas Corporation
    Inventors: Shaowu Huang, Belgacem Haba
  • Patent number: 10149377
    Abstract: A stacked, multi-layer transmission line is provided. The stacked transmission line includes at least a pair of conductive traces, each conductive trace having a plurality of conductive stubs electrically coupled thereto. The stubs are disposed in one or more separate spatial layers from the conductive traces.
    Type: Grant
    Filed: June 24, 2016
    Date of Patent: December 4, 2018
    Assignee: Invensas Corporation
    Inventors: Shaowu Huang, Javier A. Delacruz, Belgacem Haba
  • Patent number: 10109903
    Abstract: Flipped radio frequency (RF) and microwave filters and components for compact package assemblies are provided. An example RF filter is constructed by depositing a conductive trace, such as a redistribution layer, onto a flat surface of a substrate, to form an RF filter element. The substrate is vertically mounted on a motherboard, thereby saving dedicated area. Multiple layers of substrate are laminated into a stack and mounted so that the RF filter elements of each layer are in vertical planes with respect to a horizontal motherboard, providing dramatic reduction in size. Deposited conductive traces of an example flipped RF filter stack provide various stub configurations of an RF filter and emulate various distributed filter elements and their configuration geometries. The deposited conductive traces also form other electronic components to be used in conjunction with the RF filter elements. A wirebond or bond via array (BVATM) version provides flipped RF and microwave filters.
    Type: Grant
    Filed: October 6, 2016
    Date of Patent: October 23, 2018
    Assignee: Invensas Corporation
    Inventors: Shaowu Huang, Belgacem Haba
  • Publication number: 20180286805
    Abstract: A stacked and electrically interconnected structure is disclosed. The structure can comprise a first element and a second element directly bonded to the first element along a bonding interface without an intervening adhesive. A filter circuit can be integrally formed between the first and second elements along the bonding interface.
    Type: Application
    Filed: March 29, 2018
    Publication date: October 4, 2018
    Inventors: Shaowu Huang, Belgacem Haba, Javier A. DeLaCruz
  • Publication number: 20180273377
    Abstract: Representative implementations of techniques and devices provide seals for sealing the joints of bonded microelectronic devices as well as bonded and sealed microelectronic assemblies. Seals are disposed at joined surfaces of stacked dies and wafers to seal the joined surfaces. The seals may be disposed at an exterior periphery of the bonded microelectronic devices or disposed within the periphery using the various techniques.
    Type: Application
    Filed: March 14, 2018
    Publication date: September 27, 2018
    Inventors: Rajesh KATKAR, Liang WANG, Cyprian Emeka UZOH, Shaowu HUANG, Guilian GAO, Ilyas MOHAMMED
  • Publication number: 20180203966
    Abstract: A broadband Green's function computation technique that employs low wavenumber extraction on a modal summation is used to model the waveguide behavior of electronic components, systems, and interconnects on a printed circuit board. Use of the broadband technique permits discretizing the surface of the printed circuit board across a wide range of frequencies all at once. The broadband Green's function is also extended to via waveguides on circuit boards and power/ground plane waveguides of arbitrary shape. Such a method can analyze a given circuit board geometry over a broad frequency range several hundred times faster than is otherwise possible with existing commercial analysis tools. The present method is useful in electronic design automation for analyzing signal integrity and power integrity, reducing electromagnetic interference and ensuring electromagnetic compatibility.
    Type: Application
    Filed: March 12, 2018
    Publication date: July 19, 2018
    Inventors: Leung W. TSANG, Shaowu HUANG
  • Publication number: 20180197834
    Abstract: Apparatuses relating generally to a microelectronic package having protection from electromagnetic interference are disclosed. In an apparatus thereof, a platform has an upper surface and a lower surface opposite the upper surface and has a ground plane. A microelectronic device is coupled to the upper surface of the platform. Wire bond wires are coupled to the ground plane with a pitch. The wire bond wires extend away from the upper surface of the platform with upper ends of the wire bond wires extending above an upper surface of the microelectronic device. The wire bond wires are spaced apart from one another to provide a fence-like perimeter to provide an interference shielding cage. A conductive layer is coupled to at least a subset of the upper ends of the wire bond wires for electrical conductivity to provide a conductive shielding layer to cover the interference shielding cage.
    Type: Application
    Filed: March 7, 2018
    Publication date: July 12, 2018
    Applicant: Invensas Corporation
    Inventors: Shaowu Huang, Javier A. Delacruz
  • Publication number: 20180191047
    Abstract: A structure can include a first element and a carrier bonded to the first element along an interface. A waveguide can be defined at least in part along the interface between the first element and the carrier. The waveguide can comprise an effectively closed metallic channel and a dielectric material within the effectively closed metallic channel, as viewed from a side cross-section of the structure. Various millimeter-wave or sub-terahertz components or circuit structures can also be created based on the waveguide structures disclosed herein.
    Type: Application
    Filed: December 30, 2016
    Publication date: July 5, 2018
    Inventors: Shaowu Huang, Javier A. DeLaCruz, Belgacem Haba
  • Publication number: 20180190580
    Abstract: In various embodiments, a bonded structure is disclosed. The bonded structure can include an element and a passive electronic component having a first surface bonded to the element and a second surface opposite the first surface. The passive electronic component can comprise a first anode terminal bonded to a corresponding second anode terminal of the element and a first cathode terminal bonded to a corresponding second cathode terminal of the element. The first anode terminal and the first cathode terminal can be disposed on the first surface of the passive electronic component.
    Type: Application
    Filed: December 28, 2017
    Publication date: July 5, 2018
    Inventors: Belgacem Haba, Ilyas Mohammed, Rajesh Katkar, Gabriel Z. Guevara, Javier A. DeLaCruz, Shaowu Huang, Laura Wills Mirkarimi
  • Publication number: 20180190583
    Abstract: In various embodiments, a bonded structure is disclosed. The bonded structure can include an element and a passive electronic component directly bonded to the element without an intervening adhesive. The passive electronic component can comprise a capacitive sheet with a lateral width of at least three times its width. In some embodiments, the passive electronic component can comprise a plurality of dielectric layers disposed between three or more conductive layers. In some embodiments, the passive electronic component can comprise a thin film, high dielectric constant material disposed between two refractory metals.
    Type: Application
    Filed: February 7, 2017
    Publication date: July 5, 2018
    Inventors: Javier A. DeLaCruz, Shaowu Huang, Laura Wills Mirkarimi
  • Publication number: 20180177041
    Abstract: Apparatus, and corresponding method, relates generally to a microelectronic device. In such an apparatus, a first conductive layer is for providing a lower interior surface of a circuit structure. A plurality of wire bond wires are interconnected to the lower interior surface and spaced apart from one another for providing at least one side of the circuit structure. A second conductive layer is for providing an upper interior surface of the circuit structure spaced apart from the lower interior surface by and interconnected to the plurality of wire bond wires. The plurality of wire bond wires, the first conductive layer and the second conductive layer in combination define at least one opening in the at least one side for a signal port of the circuit structure. Such circuit structure may be a signal guide circuit structure, such as for a signal waveguide or signal cavity for example.
    Type: Application
    Filed: December 21, 2016
    Publication date: June 21, 2018
    Applicant: Invensas Corporation
    Inventors: Shaowu HUANG, Javier A. DELACRUZ