Patents by Inventor Sheng LEI

Sheng LEI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11158540
    Abstract: Light-absorbing masks and methods of dicing semiconductor wafers are described. In an example, a method of dicing a semiconductor wafer including a plurality of integrated circuits involves forming a mask above the semiconductor wafer. The mask includes a water-soluble matrix based on a solid component and water, and a light-absorber species throughout the water-soluble matrix. The mask and a portion of the semiconductor wafer are patterned with a laser scribing process to provide a patterned mask with gaps and corresponding trenches in the semiconductor wafer in regions between the integrated circuits. The semiconductor wafer is plasma etched through the gaps in the patterned mask to extend the trenches and to singulate the integrated circuits. The patterned mask protects the integrated circuits during the plasma etching.
    Type: Grant
    Filed: May 26, 2017
    Date of Patent: October 26, 2021
    Assignee: Applied Materials, Inc.
    Inventors: Wenguang Li, James S. Papanu, Wei-Sheng Lei, Prabhat Kumar, Brad Eaton, Ajay Kumar, Alexander N. Lerner
  • Publication number: 20210288027
    Abstract: The present disclosure generally relates to stacked miniaturized electronic devices and methods of forming the same. More specifically, embodiments described herein relate to semiconductor device spacers and methods of forming the same. The semiconductor device spacers described herein may be utilized to form stacked semiconductor package assemblies, stacked PCB assemblies, and the like.
    Type: Application
    Filed: March 10, 2020
    Publication date: September 16, 2021
    Inventors: Kurtis LESCHKIES, Han-Wen CHEN, Steven VERHAVERBEKE, Giback PARK, Kyuil CHO, Jeffrey L. FRANKLIN, Wei-Sheng LEI
  • Publication number: 20210276129
    Abstract: A process of producing optical devices is provided including transferring a first substrate comprising one or more devices to a laser dicing tool, the laser dicing tool including a filamentation stage and a singulation stage. One or more device contours are created on the first substrate in the filamentation stage. The optical devices are singulated from the first substrate along the one or more device contours in the singulation stage. The devices are transferred to storage or for further backend processing.
    Type: Application
    Filed: February 24, 2021
    Publication date: September 9, 2021
    Inventors: Mahendran CHIDAMBARAM, Shmuel EREZ, Wei-Sheng LEI, John RUSCONI
  • Publication number: 20210260826
    Abstract: An additive manufacturing apparatus includes a platform, a dispenser configured to deliver a plurality of successive layers of feed material onto the platform, at least one light source configured to generate a first light beam and a second light beam, a polygon minor scanner, an actuator, and a galvo minor scanner. The polygon minor scanner is configured to receive the first light beam and reflect the first light beam towards the platform. Rotation of the first polygon mirror causes the light beam to move in a first direction along a path on a layer of feed material on the platform. The actuator is configured to cause the path to move along a second direction at a non-zero angle relative to the first direction. The galvo mirror scanner system is configured to receive the second light beam and reflect the second light beam toward the platform.
    Type: Application
    Filed: May 9, 2019
    Publication date: August 26, 2021
    Inventors: Wei-Sheng LEI, Mahendran CHIDAMBARAM, Visweswaren SIVARAMAKRISHNAN, Kashif MAQSOOD
  • Publication number: 20210202334
    Abstract: A method of forming a semiconductor structure on a wafer includes depositing a polymer layer on the wafer in a wafer-level packaging process, forming at least one wafer-level packaging structure in the polymer layer using a direct writing process that alters a chemical property of portions of the polymer layer that have been directly written to, and removing portions of the polymer layer that have not been written to by the direct writing process revealing the at least one wafer-level packaging structure. In some embodiments, the direct writing process is a two-photon polymerization process that uses a femtosecond laser in combination with a pair of galvanometric laser scanners to solidify portions of the polymer layer to form the wafer-level packaging structure.
    Type: Application
    Filed: December 31, 2019
    Publication date: July 1, 2021
    Inventors: PENG SUO, PRAYUDI LIANTO, GUAN HUEI SEE, ARVIND SUNDARRAJAN, LIT PING LAM, PANGYEN ONG, OLIVIA KOENTJORO, WEI-SHENG LEI, JUNGRAE PARK
  • Publication number: 20210128243
    Abstract: An augmented reality method for an endoscope includes constructing a first virtual three-dimensional model by using the volume image; setting a reference frame of a position tracking device as a global reference frame; obtaining a second virtual three-dimensional model of the subject by using laser scanning; calculating a first transformation between the first virtual three-dimensional model and the second virtual three-dimensional model by the iterative closest point algorithm, and applying the first transformation to the first virtual three-dimensional model to generate a third virtual three-dimensional model; tracking the first tracker by the position tracking device to provide an endoscopic virtual position; imaging a virtual image corresponding to an endoscopic image imaged by the endoscope based on the endoscopic virtual position and the third virtual three-dimensional model, and superimposing the endoscopic image with the virtual image to display a superimposed image.
    Type: Application
    Filed: November 1, 2019
    Publication date: May 6, 2021
    Inventors: Atul KUMAR, Yen-Yu WANG, Sheng-Lei YAN, Kai-Che LIU, Shih-Wei HUANG, I-Chun LEE, Wan-Chi HUNG
  • Publication number: 20210134676
    Abstract: Methods of dicing semiconductor wafers, each wafer having a plurality of integrated circuits, are described. A method includes forming a mask above the semiconductor wafer, the mask including a layer covering and protecting the integrated circuits. The mask and a portion of the semiconductor wafer are patterned with a laser scribing process to provide a patterned mask and to form trenches partially into but not through the semiconductor wafer between the integrated circuits. Each of the trenches has a width. The semiconductor wafer is plasma etched through the trenches to form corresponding trench extensions and to singulate the integrated circuits. Each of the corresponding trench extensions has the width.
    Type: Application
    Filed: December 29, 2020
    Publication date: May 6, 2021
    Inventors: Wei-Sheng Lei, Brad Eaton, Madhava Rao Yalamanchili, Saravjeet Singh, Ajay Kumar, James M. Holden
  • Patent number: 10910271
    Abstract: Methods of dicing semiconductor wafers, each wafer having a plurality of integrated circuits, are described. A method includes forming a mask above the semiconductor wafer, the mask including a layer covering and protecting the integrated circuits. The mask and a portion of the semiconductor wafer are patterned with a laser scribing process to provide a patterned mask and to form trenches partially into but not through the semiconductor wafer between the integrated circuits. Each of the trenches has a width. The semiconductor wafer is plasma etched through the trenches to form corresponding trench extensions and to singulate the integrated circuits. Each of the corresponding trench extensions has the width.
    Type: Grant
    Filed: May 27, 2020
    Date of Patent: February 2, 2021
    Assignee: Applied Materials, Inc.
    Inventors: Wei-Sheng Lei, Brad Eaton, Madhava Rao Yalamanchili, Saravjeet Singh, Ajay Kumar, James M. Holden
  • Patent number: 10868722
    Abstract: A network device system, a method for implementing a network device system and a computer-readable storage medium. The method includes: determining first times needed by functional modules of a network device in implementing respective functions according to processing abilities of physical resources; estimating second times needed by the functional modules in implementing respective functions according to the first times of the functional modules and empirical factors corresponding to the functional modules; determining physical resources needed by the network device according to the second times of the functional modules; and determining a scheduling scheme of the functional modules at current configurations according to the physical resources needed by the network device and scheduling schemes corresponding to different configurations of the functional modules.
    Type: Grant
    Filed: July 27, 2018
    Date of Patent: December 15, 2020
    Assignee: FUJITSU LIMITED
    Inventors: Sheng Lei, Gang Sun
  • Publication number: 20200286787
    Abstract: Methods of dicing semiconductor wafers, each wafer having a plurality of integrated circuits, are described. A method includes forming a mask above the semiconductor wafer, the mask including a layer covering and protecting the integrated circuits. The mask and a portion of the semiconductor wafer are patterned with a laser scribing process to provide a patterned mask and to form trenches partially into but not through the semiconductor wafer between the integrated circuits. Each of the trenches has a width. The semiconductor wafer is plasma etched through the trenches to form corresponding trench extensions and to singulate the integrated circuits. Each of the corresponding trench extensions has the width.
    Type: Application
    Filed: May 27, 2020
    Publication date: September 10, 2020
    Inventors: Wei-Sheng Lei, Brad Eaton, Madhava Rao Yalamanchili, Saravjeet Singh, Ajay Kumar, James M. Holden
  • Patent number: 10714390
    Abstract: Methods of dicing semiconductor wafers, each wafer having a plurality of integrated circuits, are described. A method includes forming a mask above the semiconductor wafer, the mask including a layer covering and protecting the integrated circuits. The mask and a portion of the semiconductor wafer are patterned with a laser scribing process to provide a patterned mask and to form trenches partially into but not through the semiconductor wafer between the integrated circuits. Each of the trenches has a width. The semiconductor wafer is plasma etched through the trenches to form corresponding trench extensions and to singulate the integrated circuits. Each of the corresponding trench extensions has the width.
    Type: Grant
    Filed: December 6, 2019
    Date of Patent: July 14, 2020
    Assignee: Applied Materials, Inc.
    Inventors: Wei-Sheng Lei, Brad Eaton, Madhava Rao Yalamanchili, Saravjeet Singh, Ajay Kumar, James M. Holden
  • Patent number: 10661383
    Abstract: Methods of dicing semiconductor wafers are described. In an example, a method of dicing a wafer having a plurality of integrated circuits thereon involves dicing the wafer into a plurality of singulated dies disposed above a dicing tape. The method also involves forming a material layer over and between the plurality of singulated dies above the dicing tape. The method also includes expanding the dicing tape, wherein a plurality of particles is collected on the material layer during the expanding.
    Type: Grant
    Filed: June 12, 2019
    Date of Patent: May 26, 2020
    Assignee: Applied Materials, Inc.
    Inventors: Wei-Sheng Lei, Jungrae Park, Ajay Kumar, Brad Eaton
  • Publication number: 20200118880
    Abstract: Methods of dicing semiconductor wafers, each wafer having a plurality of integrated circuits, are described. A method includes forming a mask above the semiconductor wafer, the mask including a layer covering and protecting the integrated circuits. The mask and a portion of the semiconductor wafer are patterned with a laser scribing process to provide a patterned mask and to form trenches partially into but not through the semiconductor wafer between the integrated circuits. Each of the trenches has a width. The semiconductor wafer is plasma etched through the trenches to form corresponding trench extensions and to singulate the integrated circuits. Each of the corresponding trench extensions has the width.
    Type: Application
    Filed: December 6, 2019
    Publication date: April 16, 2020
    Inventors: Wei-Sheng Lei, Brad Eaton, Madhava Rao Yalamanchili, Saravjeet Singh, Ajay Kumar, James M. Holden
  • Publication number: 20200091001
    Abstract: Methods of dicing semiconductor wafers, each wafer having a plurality of integrated circuits, are described. In an example, a method of dicing a semiconductor wafer having a plurality of integrated circuits involves forming a mask above the semiconductor wafer, the mask including a layer covering and protecting the integrated circuits. The mask is patterned with a laser scribing process to provide a patterned mask with gaps, exposing regions of the semiconductor wafer between the integrated circuits. Subsequent to patterning the mask, a breakthrough treatment is performed, the breakthrough treatment comprising a first physical bombardment operation, a second iterative isotropic and directional plasma etch operation, and a third directional breakthrough operation. Subsequent to performing the breakthrough treatment, the semiconductor wafer is plasma etched through the gaps in the patterned mask to singulate the integrated circuits.
    Type: Application
    Filed: July 19, 2019
    Publication date: March 19, 2020
    Inventors: Wei-Sheng Lei, Brad Eaton, Ajay Kumar
  • Patent number: 10566238
    Abstract: Methods of dicing semiconductor wafers, each wafer having a plurality of integrated circuits, are described. A method includes forming a mask above the semiconductor wafer, the mask including a layer covering and protecting the integrated circuits. The mask and a portion of the semiconductor wafer are patterned with a laser scribing process to provide a patterned mask and to form trenches partially into but not through the semiconductor wafer between the integrated circuits. Each of the trenches has a width. The semiconductor wafer is plasma etched through the trenches to form corresponding trench extensions and to singulate the integrated circuits. Each of the corresponding trench extensions has the width.
    Type: Grant
    Filed: November 16, 2018
    Date of Patent: February 18, 2020
    Assignee: Applied Materials, Inc.
    Inventors: Wei-Sheng Lei, Brad Eaton, Madhava Rao Yalamanchili, Saravjeet Singh, Ajay Kumar, James M. Holden
  • Patent number: 10535561
    Abstract: Methods of dicing semiconductor wafers are described. In an example, a method of dicing a semiconductor wafer having integrated circuits thereon involves forming a mask above the semiconductor wafer, the mask composed of a layer covering and protecting the integrated circuits. The mask is then patterned with a multiple pass laser scribing process to provide a patterned mask with gaps exposing regions of the semiconductor wafer between the integrated circuits, the multiple pass laser scribing process including a first pass along a first edge scribing path, a second pass along a center scribing path, a third pass along a second edge scribing path, a fourth pass along the second edge scribing path, a fifth pass along the center scribing path, and a sixth pass along the first edge scribing path. The semiconductor wafer is then plasma etched through the gaps in the patterned mask to singulate the integrated circuits.
    Type: Grant
    Filed: March 12, 2018
    Date of Patent: January 14, 2020
    Assignee: Applied Materials, Inc.
    Inventors: Jungrae Park, James S. Papanu, Ajay Kumar, Wei-Sheng Lei
  • Publication number: 20190291206
    Abstract: Methods of dicing semiconductor wafers are described. In an example, a method of dicing a wafer having a plurality of integrated circuits thereon involves dicing the wafer into a plurality of singulated dies disposed above a dicing tape. The method also involves forming a material layer over and between the plurality of singulated dies above the dicing tape. The method also includes expanding the dicing tape, wherein a plurality of particles is collected on the material layer during the expanding.
    Type: Application
    Filed: June 12, 2019
    Publication date: September 26, 2019
    Inventors: Wei-Sheng Lei, Jungrae Park, Ajay Kumar, Brad Eaton
  • Publication number: 20190279902
    Abstract: Methods of dicing semiconductor wafers are described. In an example, a method of dicing a semiconductor wafer having integrated circuits thereon involves forming a mask above the semiconductor wafer, the mask composed of a layer covering and protecting the integrated circuits. The mask is then patterned with a multiple pass laser scribing process to provide a patterned mask with gaps exposing regions of the semiconductor wafer between the integrated circuits, the multiple pass laser scribing process including a first pass along a first edge scribing path, a second pass along a center scribing path, a third pass along a second edge scribing path, a fourth pass along the second edge scribing path, a fifth pass along the center scribing path, and a sixth pass along the first edge scribing path. The semiconductor wafer is then plasma etched through the gaps in the patterned mask to singulate the integrated circuits.
    Type: Application
    Filed: March 12, 2018
    Publication date: September 12, 2019
    Inventors: Jungrae PARK, James S. PAPANU, Ajay KUMAR, Wei-Sheng LEI
  • Patent number: 10363629
    Abstract: Methods of dicing semiconductor wafers are described. In an example, a method of dicing a wafer having a plurality of integrated circuits thereon involves dicing the wafer into a plurality of singulated dies disposed above a dicing tape. The method also involves forming a material layer over and between the plurality of singulated dies above the dicing tape. The method also includes expanding the dicing tape, wherein a plurality of particles is collected on the material layer during the expanding.
    Type: Grant
    Filed: June 1, 2017
    Date of Patent: July 30, 2019
    Assignee: Applied Materials, Inc.
    Inventors: Wei-Sheng Lei, Jungrae Park, Ajay Kumar, Brad Eaton
  • Publication number: 20190160539
    Abstract: An additive manufacturing apparatus includes a platform, a dispenser configured to deliver a plurality of successive layers of feed material onto the platform, a light source assembly to generate a first light beam and a second light beam, a beam combiner configured to combine the first light beam and the second light beam into a common light beam, and a mirror scanner configured to direct the common light beam towards the platform to deliver energy along a scan path on an outermost layer of feed material.
    Type: Application
    Filed: November 26, 2018
    Publication date: May 30, 2019
    Inventors: Wei-Sheng Lei, Kashif Maqsood, David Masayuki Ishikawa