Patents by Inventor Siva P. Adusumilli

Siva P. Adusumilli has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11949034
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a photodetector and methods of manufacture. The structure includes: a photodetector; and a semiconductor material on the photodetector, the semiconductor material comprising a first dopant type, a second dopant type and intrinsic semiconductor material separating the first dopant type from the second dopant type.
    Type: Grant
    Filed: June 24, 2022
    Date of Patent: April 2, 2024
    Assignee: GLOBALFOUNDRIES U.S. Inc.
    Inventors: John J. Ellis-Monaghan, Rajendran Krishnasamy, Siva P. Adusumilli, Ramsey Hazbun
  • Publication number: 20240094465
    Abstract: The disclosure relates to a PIC structure including a photonic component on a semiconductor substrate. Each of a plurality of optical guard elements are composed of a light absorbing material and are in proximity to the photonic component. The optical guard elements may mimic an outer periphery of at least a portion of the photonic component. The optical guard elements may include at least one of: a germanium body positioned at least partially in a silicon element, a silicon body having a high dopant concentration, and a polysilicon body having a high dopant concentration over the silicon body.
    Type: Application
    Filed: September 16, 2022
    Publication date: March 21, 2024
    Inventors: Yusheng Bian, Mark D. Levy, Siva P. Adusumilli, Karen A. Nummy, Zhuojie Wu, Ramsey Hazbun
  • Patent number: 11923446
    Abstract: The present disclosure relates generally to structures in semiconductor devices and methods of forming the same. More particularly, the present disclosure relates to high electron mobility transistor (HEMT) devices having a silicided polysilicon layer. The present disclosure may provide an active region above a substrate, source and drain electrodes in contact with the active region, a gate above the active region, the gate being laterally between the source and drain electrodes, a polysilicon layer above the substrate, and a silicide layer on the polysilicon layer. The active region includes at least two material layers with different band gaps. The polysilicon layer may be configured as an electronic fuse, a resistor, or a diode.
    Type: Grant
    Filed: October 17, 2021
    Date of Patent: March 5, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Vibhor Jain, Johnatan Avraham Kantarovsky, Mark David Levy, Ephrem Gebreselasie, Yves Ngu, Siva P. Adusumilli
  • Publication number: 20240072184
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to photodetectors and methods of manufacture. The structure includes: a trench structure in a semiconductor substrate; at least one fin structure comprising semiconductor material which extends from a bottom of the trench structure; a photodetector material within the trench structure and extends from the at least one fin structure; a first contact connected to and on a first side of the photodetector material; and a second contact connected to the semiconductor substrate on a second side of the photodetector material.
    Type: Application
    Filed: August 25, 2022
    Publication date: February 29, 2024
    Inventors: Ramsey HAZBUN, John ELLIS-MONAGHAN, Siva P. ADUSUMILLI, Rajendran KRISHNASAMY
  • Publication number: 20240068985
    Abstract: A structure includes a lab-on-chip (LOC) sensor and frontside port and cavity features for conveying a flowable sample (fluid or gas) to a sensing element of the sensor. The cavity is confined within middle of the line (MOL) dielectric layer(s). Alternatively, the cavity includes a lower section within MOL dielectric layer(s), an upper section within back end of the line (BEOL) dielectric layer(s) in the first metal (M1) level, a divider between the sections, and a duct linking the sections. Alternatively, the cavity includes a lower portion within MOL dielectric layer(s) and an upper portion continuous with the lower portion and within BEOL dielectric layer(s) in the M1 level. Optionally, the cavity is separated from the sensing element by an additional dielectric layer and/or at least partially lined with a dielectric liner. The port extends from the top of the BEOL dielectric layers down to the cavity.
    Type: Application
    Filed: August 24, 2022
    Publication date: February 29, 2024
    Inventors: Mark D. Levy, Siva P. Adusumilli, Laura J. Silverstein
  • Publication number: 20240063315
    Abstract: A photodetector structure includes a first semiconductor material layer over a doped well in a substrate. The photodetector structure includes an air gap vertically between the first semiconductor material layer and a first portion of the doped well. The photodetector structure includes an insulative collar on the first portion of the doped well and laterally surrounding the air gap. The photodetector structure may include a second semiconductor material layer on the first portion of the doped well and laterally surrounded by the insulative collar. The photodetector structure may include a third semiconductor layer over the first semiconductor layer.
    Type: Application
    Filed: August 19, 2022
    Publication date: February 22, 2024
    Inventors: Siva P. Adusumilli, Ramsey Hazbun, John J. Ellis-Monaghan, Rajendran Krishnasamy
  • Patent number: 11901304
    Abstract: The disclosure provides an integrated circuit (IC) structure with fluorescent materials, and related methods. An IC structure according to the disclosure may include a layer of fluorescent material on an IC component. The layer of fluorescent material defines a portion of an identification marker for the IC structure.
    Type: Grant
    Filed: May 18, 2021
    Date of Patent: February 13, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Sunil K. Singh, Vibhor Jain, Siva P. Adusumilli, Sebastian T. Ventrone, Johnatan A. Kantarovsky, Yves T. Ngu
  • Publication number: 20240038881
    Abstract: The present disclosure relates generally to structures in semiconductor devices and methods of forming the same. More particularly, the present disclosure relates to high electron mobility transistor (HEMT) devices having a silicided polysilicon layer. The present disclosure may provide an active region above a substrate, source and drain electrodes in contact with the active region, a gate above the active region, the gate being laterally between the source and drain electrodes, a polysilicon layer above the substrate, and a silicide layer on the polysilicon layer. The active region includes at least two material layers with different band gaps. The polysilicon layer may be configured as an electronic fuse, a resistor, or a diode.
    Type: Application
    Filed: October 15, 2023
    Publication date: February 1, 2024
    Inventors: VIBHOR JAIN, JOHNATAN AVRAHAM KANTAROVSKY, MARK DAVID LEVY, EPHREM GEBRESELASIE, YVES NGU, SIVA P. ADUSUMILLI
  • Publication number: 20240038882
    Abstract: The present disclosure relates generally to structures in semiconductor devices and methods of forming the same. More particularly, the present disclosure relates to high electron mobility transistor (HEMT) devices having a silicided polysilicon layer. The present disclosure may provide an active region above a substrate, source and drain electrodes in contact with the active region, a gate above the active region, the gate being laterally between the source and drain electrodes, a polysilicon layer above the substrate, and a silicide layer on the polysilicon layer. The active region includes at least two material layers with different band gaps. The polysilicon layer may be configured as an electronic fuse, a resistor, or a diode.
    Type: Application
    Filed: October 15, 2023
    Publication date: February 1, 2024
    Inventors: VIBHOR JAIN, JOHNATAN AVRAHAM KANTAROVSKY, MARK DAVID LEVY, EPHREM GEBRESELASIE, YVES NGU, SIVA P. ADUSUMILLI
  • Patent number: 11881506
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to gate structures and methods of manufacture. The structure includes: a gate structure comprising a horizontal portion and a substantially vertical stem portion; and an air gap surrounding the substantially vertical stem portion and having a curved surface under the horizontal portion.
    Type: Grant
    Filed: July 27, 2021
    Date of Patent: January 23, 2024
    Assignee: GLOBALFOUNDRIES U.S. INC.
    Inventors: Johnatan A. Kantarovsky, Mark D. Levy, Brett T. Cucci, Jeonghyun Hwang, Siva P. Adusumilli
  • Publication number: 20240014101
    Abstract: Structures for a microfluidic channel and methods of forming a structure for a microfluidic channel. The structure comprises a trench in a semiconductor substrate and a semiconductor layer inside the trench. The trench has an entrance and a sidewall extending from the entrance into the semiconductor substrate. The semiconductor layer has a first portion surrounding a portion of the trench to define a cavity and a second portion positioned to obstruct the entrance to the trench. The second portion of the semiconductor layer is thicker than the first portion of the semiconductor layer.
    Type: Application
    Filed: July 6, 2022
    Publication date: January 11, 2024
    Inventors: Ramsey Hazbun, Cameron Luce, Siva P. Adusumilli, Mark Levy
  • Publication number: 20240009668
    Abstract: Structures for a microfluidic channel and methods of forming a structure for a microfluidic channel. The structure comprises a semiconductor substrate including a trench and a layer stack on the semiconductor substrate. The layer stack includes a first layer, a second layer between the first layer and the semiconductor substrate, and an opening penetrating through the first layer and the second layer to the trench. The structure further comprises a third layer inside the opening in the layer stack. The third layer, which comprises a semiconductor material, obstructs the opening to define a cavity inside the trench.
    Type: Application
    Filed: July 6, 2022
    Publication date: January 11, 2024
    Inventors: Ramsey Hazbun, Siva P. Adusumilli, Mark Levy, Bartlomiej Jan Pawlak
  • Patent number: 11862511
    Abstract: Structures for a field-effect transistor and methods of forming a structure for a field-effect transistor. The structure includes a semiconductor substrate having a first trench, and a trench isolation region positioned in the first trench. The trench isolation region contains a dielectric material, the trench isolation region includes a second trench surrounded by the dielectric material, and the trench isolation region includes openings that penetrate through the dielectric material. A semiconductor layer is positioned in the second trench of the trench isolation region. The semiconductor layer contains a single-crystal semiconductor material.
    Type: Grant
    Filed: November 16, 2021
    Date of Patent: January 2, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Steven M. Shank, Siva P. Adusumilli, Alvin Joseph
  • Publication number: 20230420596
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a photodetector and methods of manufacture. The structure includes: a photodetector; and a semiconductor material on the photodetector, the semiconductor material comprising a first dopant type, a second dopant type and intrinsic semiconductor material separating the first dopant type from the second dopant type.
    Type: Application
    Filed: June 24, 2022
    Publication date: December 28, 2023
    Inventors: John J. ELLIS-MONAGHAN, Rajendran KRISHNASAMY, Siva P. ADUSUMILLI, Ramsey HAZBUN
  • Publication number: 20230417695
    Abstract: Disclosed is a semiconductor structure with a photodiode including: a well region with a first-type conductivity in a substrate, a trench in the well region, and multiple conformal semiconductor layers in the trench. The semiconductor layers include a first semiconductor layer, which is, for example, an intrinsic semiconductor layer and lines the trench, and a second semiconductor layer, which has a second-type conductivity and which is on the first semiconductor layer within (but not filling) the trench and which also extends outside the trench onto a dielectric layer. An additional dielectric layer extends over and caps a cavity that is at least partially within the trench such that surfaces of the second semiconductor layer are exposed within the cavity. Fluid inlet/outlet ports extend to the cavity and contacts extend to the well region and to the second semiconductor layer. Also disclosed are methods for forming and using the semiconductor structure.
    Type: Application
    Filed: June 22, 2022
    Publication date: December 28, 2023
    Inventors: Siva P. Adusumilli, Mark D. Levy, Ramsey M. Hazbun, John J. Ellis-Monaghan
  • Publication number: 20230405582
    Abstract: Disclosed is a semiconductor structure including a monocrystalline silicon layer having a first surface and a second surface opposite the first surface. A cavity extends into the first semiconductor layer at the second surface. The structure also includes a polycrystalline silicon layer adjacent to the second surface and extending over the cavity. At least one opening extends through the second semiconductor layer to the cavity.
    Type: Application
    Filed: June 21, 2022
    Publication date: December 21, 2023
    Inventors: Bartlomiej J. Pawlak, Ramsey M. Hazbun, Siva P. Adusumilli, Mark D. Levy
  • Patent number: 11842940
    Abstract: A semiconductor structure is provided. The semiconductor structure comprises a heat generating device arranged over a substrate. An interlayer dielectric (ILD) material may be arranged over the heat generating device and the substrate. A metallization layer may be arranged over the interlayer dielectric material. A thermal shunt structure may be arranged proximal the heat generating device, whereby an upper portion of the thermal shunt structure may be arranged in the interlayer dielectric material and may be lower than the metallization layer, and a lower portion of the thermal shunt structure may be arranged in the substrate.
    Type: Grant
    Filed: January 25, 2021
    Date of Patent: December 12, 2023
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Ramsey Hazbun, Siva P. Adusumilli, Mark David Levy, Alvin Joseph
  • Publication number: 20230387333
    Abstract: A photodetector structure includes a first semiconductor material layer on a first portion of a doped well in a substrate. The photodetector structure includes a second semiconductor layer over the first semiconductor layer. The first and second semiconductor material layers may include an undoped semiconductor material. The photodetector structure includes an insulative collar laterally surrounding the first and second semiconductor material layers. The insulative collar may include a varying horizontal thickness. The photodetector structure includes a doped semiconductor material having an opposite doping polarity relative to the doped well, and positioned over the second semiconductor material layer and the insulating collar.
    Type: Application
    Filed: May 24, 2022
    Publication date: November 30, 2023
    Inventors: Siva P. Adusumilli, John J. Ellis-Monaghan, Rajendran Krishnasamy, Ramsey Hazbun
  • Publication number: 20230378183
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to field effect transistors and methods of manufacture. The structure includes: at least one gate structure comprising source/drain regions; and at least one isolation structure perpendicular to the at least one gate structure and within the source/drain regions.
    Type: Application
    Filed: August 8, 2023
    Publication date: November 23, 2023
    Inventors: Anthony K. STAMPER, Uzma RANA, Siva P. ADUSUMILLI, Steven M. SHANK
  • Publication number: 20230324332
    Abstract: Disclosed is a semiconductor structure including a device (e.g., a field effect transistor (FET), a biosensor FET (bioFET) or an ion-sensitive FET (ISFET)) with a fluid-based gate. The structure includes a substrate, an intermediate layer on the substrate, and a semiconductor layer on the intermediate layer. The device includes, within the semiconductor layer, a source region, a drain region, and a channel region between the source and drain regions. The structure includes, for the fluid-base gate, a cavity within the intermediate layer below the channel region and lined with a dielectric liner. Optionally, the exposed surface of the dielectric liner within the cavity is functionalized. Additional dielectric layers are stacked on the semiconductor layer and at least one port extends essentially vertically through the dielectric layers, the semiconductor layer and the dielectric liner to the cavity so as to allow fluid for the fluid-based gate to flow into the cavity.
    Type: Application
    Filed: April 7, 2022
    Publication date: October 12, 2023
    Applicant: GlobalFoundries U.S. Inc.
    Inventors: Mark D. Levy, Siva P. Adusumilli, Aaron L. Vallett