Patents by Inventor Suk Pil Kim

Suk Pil Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080123390
    Abstract: A non-volatile memory device and a method of fabricating the same are provided. In the non-volatile memory device, at least one first semiconductor layer of a first conductivity type may be formed spaced apart from each other on a portion of a substrate. A plurality of first resistance variation storage layers may contact first sidewalls of each of the at least one first semiconductor layer. A plurality of second semiconductor layers of a second conductivity type, opposite to the first conductivity type, may be interposed between the first sidewalls of each of the at least one first semiconductor layer and the plurality of first resistance variation storage layers. A plurality of bit line electrodes may be connected to each of the plurality of first resistance variation storage layers.
    Type: Application
    Filed: August 3, 2007
    Publication date: May 29, 2008
    Inventors: Won-joo Kim, Suk-pil Kim, Yoon-dong Park, June-mo Koo
  • Publication number: 20080111199
    Abstract: Example embodiments relate to a semiconductor device and a method of manufacturing the same. A semiconductor device according to example embodiments may have reduced disturbances during reading operations and a reduced short channel effect. The semiconductor device may include a semiconductor substrate having a body and a pair of fins protruding from the body. Inner spacer insulating layers may be formed on an upper portion of an inner sidewall of the pair of fins so as to reduce the entrance to the region between the pair of fins. A gate electrode may cover a portion of the external sidewalls of the pair of fins and may extend across the inner spacer insulating layers so as to define a void between the pair of fins. Gate insulating layers may be interposed between the gate electrode and the pair of fins.
    Type: Application
    Filed: October 19, 2007
    Publication date: May 15, 2008
    Inventors: Suk-pil KIM, Yoon-dong Park, Jong-Jin Lee, Won-joo Kim, June-mo Koo, Seung-hwan Song
  • Patent number: 7352037
    Abstract: A semiconductor device may include at least one pair of fins on a semiconductor substrate. A channel region may be formed in each fin. The semiconductor device may further include a gate electrode corresponding to each pair of channel regions, a source contact plug electrically connected to each of at least one source formed on a respective fin concurrently, and a drain contact plug electrically connected to each of at least one drain formed on a respective fin concurrently.
    Type: Grant
    Filed: March 31, 2006
    Date of Patent: April 1, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-joo Kim, Suk-pil Kim, Yoon-dong Park, Eun-Hong Lee, Jae-woong Hyun, Jung-hoon Lee, Sung-jae Byun
  • Publication number: 20080067580
    Abstract: In a memory device and a method of manufacturing the memory device, a pair of channel layers included in the memory device may be formed on a sidewall of the sacrificial single crystalline layer pattern located on a protrusion of a semiconductor substrate. Accordingly, an etch damage may be reduced at the channel layer. The sacrificial single crystalline layer pattern may be removed to generate a void between the pair of the channel layers. As a result, a generation of a coupling effect may be reduced between the channel layers.
    Type: Application
    Filed: February 26, 2007
    Publication date: March 20, 2008
    Inventors: Young-Joon Ahn, Suk-Pil Kim, Jong-Jin Lee
  • Publication number: 20080038846
    Abstract: A capacitor of a memory device, and a method of fabricating the same, includes a lower electrode electrically coupled to a doping region of a transistor structure, the lower electrode having a metal electrode and a metal oxide electrode, a ferroelectric layer covering and extending laterally along the lower electrode, and an upper electrode formed on the ferroelectric layer.
    Type: Application
    Filed: July 27, 2007
    Publication date: February 14, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Young-soo Park, Jung-hyun Lee, Choong-rae Cho, June-mo Koo, Suk-pil Kim, Sang-min Shin
  • Publication number: 20080025096
    Abstract: A nonvolatile memory device includes a plurality of first control gate electrodes, second control gate electrodes, first storage node films, and second storage node films. The first control gate electrodes are recessed into a semiconductor substrate. Each second control gate electrode is disposed between two adjacent first control gate electrodes. The second control gate electrodes are disposed on the semiconductor substrate over the first control gate electrodes. The first storage node films are disposed between the semiconductor substrate and the first control gate electrodes. The second storage node films are disposed between the semiconductor substrate and the second control gate electrodes. A method of fabricating the nonvolatile memory device includes forming the first storage node films, forming the first control gate electrodes, forming the second storage node films, and forming the second control gate electrodes.
    Type: Application
    Filed: February 9, 2007
    Publication date: January 31, 2008
    Inventors: Won-joo Kim, Suk-Pil Kim, Yoon-dong Park
  • Publication number: 20080023749
    Abstract: Example embodiments provide a non-volatile memory device with increased integration and methods of operating and fabricating the same. A non-volatile memory device may include a plurality of first storage node films and a plurality of first control gate electrodes on a semiconductor substrate. A plurality of second storage node films and a plurality of second control gate electrodes may be recessed into the semiconductor substrate between two adjacent first control gate electrodes and below the bottom of the plurality of first control gate electrodes. A plurality of bit line regions may be on the semiconductor substrate and each may extend across the plurality of first control gate electrodes and the plurality of second control gate electrodes.
    Type: Application
    Filed: March 15, 2007
    Publication date: January 31, 2008
    Inventors: Won-joo Kim, Suk-pil Kim, Yoon-dong Park, June-mo Koo
  • Publication number: 20080025106
    Abstract: Unit cells of a non-volatile memory device and a method thereof are provided. In an example, the unit cell may include a first memory transistor and a second memory transistor connected to each other in series and further connected in common to a word line, the first and second memory transistors including first and second storage nodes, respectively, the first and second storage nodes configured to execute concurrent memory operations. In another example, the unit cell may include a semiconductor substrate in which first and second bit line regions are defined.
    Type: Application
    Filed: March 8, 2007
    Publication date: January 31, 2008
    Inventors: Won-joo Kim, Suk-pil Kim, Jae-woong Hyun, Yoon-dong Park, June-mo Koo
  • Publication number: 20080017934
    Abstract: Provided are relatively higher-performance wire-type semiconductor devices and relatively economical methods of fabricating the same. A wire-type semiconductor device may include at least one pair of support pillars protruding above a semiconductor substrate, at least one fin protruding above the semiconductor substrate and having ends connected to the at least one pair of support pillars, at least one semiconductor wire having ends connected to the at least one pair of support pillars and being separated from the at least one fin, a common gate electrode surrounding the surface of the at least one semiconductor wire, and a gate insulating layer between the at least one semiconductor wire and the common gate electrode.
    Type: Application
    Filed: March 16, 2007
    Publication date: January 24, 2008
    Inventors: Suk-Pil Kim, Yoon-Dong Park, Won-Joo Kim
  • Publication number: 20070296033
    Abstract: A nonvolatile memory device that may operate in a multi-bit mode and a method of operating and manufacturing the nonvolatile memory device are provided. The nonvolatile memory device may include a first source region and a first drain region that are respectively in first fin portions on both sides of a control gate electrode and respectively separated from the control gate electrode, a second source region and a second drain region that are respectively formed in second fin portions on both sides of the control gate electrode and respectively separated from the control gate electrode, first and second storage node layers that are formed with the control gate electrode therebetween and on the side of the first fin opposite to a buried insulating layer between first and second fins, and third and fourth storage node layers that are formed with the control gate electrode therebetween and on the side of the second fin opposite to the buried insulating layer.
    Type: Application
    Filed: February 9, 2007
    Publication date: December 27, 2007
    Inventors: Yoon-dong Park, Suk-pil Kim, Jae-woong Hyun
  • Publication number: 20070284648
    Abstract: The non-volatile memory device may include a semiconductor substrate having a body and a pair of fins. A bridge insulating layer may non-electrically connect upper portions of the pair of fins to define a void between the pair of fins. Outer surfaces of the pair of fins are the surfaces of the pair of fins that do not face the void and inner surfaces of the pair of fins are the surfaces of the pair of fins that do face the void. The non-volatile memory device may further include at least one control gate electrode that may cover at least a portion of outer surfaces of the pair of fins, may extend over the bridge insulating layer, and may be isolated from the semiconductor substrate. At least one pair of gate insulating layers may be between the at least one control gate electrode and the pair of fins, and at least one pair of storage nodes may be between the at least one pair of gate insulating layers and the at least one control gate electrode.
    Type: Application
    Filed: March 19, 2007
    Publication date: December 13, 2007
    Inventors: Yoon-Dong Park, Won-Joo Kim, June-Mo Koo, Suk-Pil Kim, Jae-Woong Hyun, Jung-Hoon Lee
  • Publication number: 20070285798
    Abstract: Off-axis projection optics that includes first and second mirrors positioned off-axis and sharing a confocal point that are arranged to reduce linear astigmatism. If a distance between an object plane and the first mirror is l1, an incident angle of light coming from the object plane to the first mirror is i1, a distance between the first mirror and the confocal point is l1?, a distance between the confocal point and the second mirror is l2, an incident angle of light coming from the first mirror to the second mirror is i2, and a distance between the second mirror and an image plane is l2?, the off-axis projection optics may satisfy the following equation: l 1 ? + l 1 l 1 ? tan ? ? ? i 1 = l 2 ? + l 2 l 2 ? tan ? ? ? i 2 .
    Type: Application
    Filed: August 14, 2007
    Publication date: December 13, 2007
    Inventors: Seung-Hyuk Chang, I-Hun Song, Won-Joo Kim, Suk-Pil Kim, Hoon Kim
  • Patent number: 7301694
    Abstract: Example embodiments are directed to an off-axis projection optical system including first and second mirrors that are off-axially arranged. The tangential and sagittal radii of curvature of the first mirror may be R1t and R1s, respectively. The tangential and sagittal radii of curvature of the second mirror may be R2t and R2s, respectively. The incident angle of the beam from an object point to the first mirror 10 may be i1, and an incident angle of the beam reflected from the first mirror 10 to the second mirror 30 is i2. The values of R1t, R1s, R2t, R2s, i1 and i2 may satisfy the following Equation R1t cos i1=R2t cos i2 R1s=R1t cos2i1 R2s=R2t cos2i2.
    Type: Grant
    Filed: June 16, 2006
    Date of Patent: November 27, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Hyuk Chang, I-Hun Song, Young-Soo Park, Suk-Pil Kim, Hoon Kim
  • Patent number: 7274513
    Abstract: Off-axis projection optics that includes first and second mirrors positioned off-axis and sharing a confocal point that are arranged to reduce linear astigmatism. If a distance between an object plane and the first mirror is l1, an incident angle of light coming from the object plane to the first mirror is i1, a distance between the first mirror and the confocal point is l1?, a distance between the confocal point and the second mirror is l2, an incident angle of light coming from the first mirror to the second mirror is i2, and a distance between the second mirror and an image plane is l2?, the off-axis projection optics may satisfy the following equation: l 1 ? + l 1 l 1 ? tan ? ? i 1 = l 2 ? + l 2 l 2 ? tan ? ? i 2 .
    Type: Grant
    Filed: February 22, 2006
    Date of Patent: September 25, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Hyuk Chang, I-Hun Song, Won-Joo Kim, Suk-Pil Kim, Hoon Kim
  • Publication number: 20070183204
    Abstract: A NAND-type nonvolatile memory device includes a first string and a second string. The ends of each of the first and second strings are connected to a common bit line and a common source line, respectively. Each of the first string and the second string have a string selection transistors, a plurality of unit devices and a source selection transistor. Word lines are respectively connected to control gates of the unit devices in the same rows. A first string selection line and a second string selection line are respectively connected to the gates of the string selection transistors of the first string and the second string. A first source selection line and a second source selection line are respectively connected to the gates of the first string and the second string.
    Type: Application
    Filed: January 25, 2007
    Publication date: August 9, 2007
    Inventors: Suk-Pil Kim, Won-Joo Kim, Yoon-Dong Park, Jae-Woong Hyun, Jung-Hoon Lee
  • Publication number: 20070181959
    Abstract: Semiconductor devices having a gate-all-around (GAA) structure capable of higher operating performance may be provided. A semiconductor device may include a semiconductor substrate, at least one gate electrode, and at least one gate insulating layer. The semiconductor substrate may have a body, at least one supporting post protruding from the body, and at least one pair of fins separated from the body, wherein both ends of each fin of the at least one pair of fins are connected to and supported by the at least one supporting post. The at least one gate electrode may enclose a portion of at least one fin of the at least one pair of fins of the semiconductor substrate, and may be insulated from the semiconductor substrate. The at least one gate insulating layer may be interposed between the at least one gate electrode and the at least one pair of fins of the semiconductor substrate.
    Type: Application
    Filed: January 17, 2007
    Publication date: August 9, 2007
    Inventors: Yoon-Dong Park, Suk-Pil Kim
  • Patent number: 7250649
    Abstract: A capacitor of a memory device, and a method of fabricating the same, includes a lower electrode electrically coupled to a doping region of a transistor structure, the lower electrode having a metal electrode and a metal oxide electrode, a ferroelectric layer covering and extending laterally along the lower electrode, and an upper electrode formed on the ferroelectric layer.
    Type: Grant
    Filed: May 3, 2005
    Date of Patent: July 31, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-soo Park, Jung-hyun Lee, Choong-rae Cho, June-mo Koo, Suk-pil Kim, Sang-min Shin
  • Publication number: 20070145431
    Abstract: Example embodiments of the present invention relate to a semiconductor device and methods of fabricating the same. Other example embodiments of the present invention relate to a fin-field effect transistor (Fin-FET) having a fin-type channel region and methods of fabricating the same. A Fin-FET having a gate all around (GAA) structure that may use an entire area around a fin as a channel region is provided. The Fin-FET having the GAA structure includes a semiconductor substrate having a body, a pair of support pillars and a fin. The pair of support pillars may protrude from the body. A fin may be spaced apart from the body and may have ends connected to and supported by the pair of support pillars. A gate electrode may surround at least a portion of the fin of the semiconductor substrate. The gate electrode may be insulated from the semiconductor substrate. A gate insulation layer may be interposed between the gate electrode and the fin of the semiconductor substrate.
    Type: Application
    Filed: August 18, 2006
    Publication date: June 28, 2007
    Inventors: Suk-Pil Kim, Jae-Woong Hyun, Yoon-Dong Park, Won-Joo Kim, Dong-Gun Park, Choong-Ho Lee
  • Publication number: 20070103963
    Abstract: Non-volatile memory devices and a method thereof are provided. A non-volatile memory device according to an example embodiment of the present invention may include a first transistor including a source, a drain, and a control gate, a first storage node coupled to the first transistor, the first storage node configured to store information in a first manner, a first diode having a first end connected to the source of the transistor, the first diode configured to rectify a flow of current from the source of the transistor and a second storage node connected to a second end of the first diode, the second storage node configured to store information in a second manner.
    Type: Application
    Filed: July 21, 2006
    Publication date: May 10, 2007
    Inventors: Won-Joo Kim, Sung-Jae Byun, Yoon-Dong Park, Eun-Hong Lee, Suk-Pil Kim, Jae-Woong Hyun
  • Publication number: 20070051999
    Abstract: A ferroelectric capacitor having a three-dimensional structure, a nonvolatile memory device having the same, and a method of fabricating the same are provided. The ferroelectric capacitor may include a trench-type lower electrode, at least one layer formed around the lower electrode, a ferroelectric layer (PZT layer) formed on the lower electrode and the at least one layer and an upper electrode formed on the ferroelectric layer. The at least one layer may be at least one insulating interlayer and the at least one layer may also be at least one diffusion barrier layer. The at least one layer may be formed of an insulating material excluding SiO2 or may have a perovskite crystal structure excluding Pb.
    Type: Application
    Filed: September 5, 2006
    Publication date: March 8, 2007
    Inventors: Sang-min Shin, Young-soo Park, June-mo Koo, Byoung-jae Bae, I-hun Song, Suk-pil Kim