Patents by Inventor Sukru YEMENICIOGLU

Sukru YEMENICIOGLU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11764219
    Abstract: Embodiments disclosed herein include a semiconductor device. In an embodiment, the semiconductor device comprises a substrate, and a cell on the substrate. In an embodiment, the cell comprises a plurality of transistors over the substrate, and a first metal layer over the plurality of transistors. In an embodiment, the first metal layer comprises a first power line, wherein a width of the first power line is entirely within the cell, a second power line, wherein a width of the second power line is entirely within the cell, and a plurality of signal lines between the first power line and the second power line.
    Type: Grant
    Filed: December 2, 2019
    Date of Patent: September 19, 2023
    Assignee: Intel Corporation
    Inventors: Harshitha Vishwanath, Renukprasad Hiremath, Sukru Yemenicioglu, Ranjith Kumar, Ruth Amy Brain
  • Publication number: 20230275085
    Abstract: Techniques are provided herein to form an integrated circuit having a grid of gate cut structures such that a gate cut structure exists between pairs of semiconductor devices. In an example, neighboring semiconductor devices each include a semiconductor region extending between a source region and a drain region, and a gate structure extending over the semiconductor regions of the neighboring semiconductor devices. A gate cut structure is present between each pair of neighboring semiconductor devices thus interrupting the gate structure and isolating the gate of one semiconductor device from the gate of the other semiconductor device. Each of the gate cut structures may be formed at the same time in a grid-like pattern across the integrated circuit (or a portion thereof). Sidewall spacer structures on the sidewalls of the gate structure wrap around ends of each gate structure to form a given gate cut structure.
    Type: Application
    Filed: February 28, 2022
    Publication date: August 31, 2023
    Applicant: Intel Corporation
    Inventors: Leonard P. Guler, Sukru Yemenicioglu, Mohit K. Haran, Shengsi Liu, Robert Joachim, Dan S. Lavric, Stephen M. Cea
  • Publication number: 20230207551
    Abstract: Embodiments of the disclosure are directed to advanced integrated circuit structure fabrication and, in particular, to standard cell architectures without power delivery space allocation. Other embodiments may be described or claimed.
    Type: Application
    Filed: December 23, 2021
    Publication date: June 29, 2023
    Inventors: Sukru YEMENICIOGLU, Richard E. SCHENKER, Xinning WANG, Mauro J. KOBRINSKY, Tahir GHANI
  • Publication number: 20230197609
    Abstract: Embodiments of the disclosure are in the field of integrated circuit structure fabrication. In an example, an integrated circuit structure includes an interlayer dielectric layer. A plurality of parallel conductive lines is in the interlayer dielectric layer. The plurality of parallel conductive lines includes a first conductive line and a second conductive line. The first conductive line includes breaks therein with first and second dielectric plugs separating portions of the first conductive line, one of the portions between the first dielectric plug and the second dielectric plug and having a first dimension. The second conductive line includes first and second conductive line portions separated by an intervening conductive via structure, the conductive via structure separated from the first and second conductive line portions, and the conductive via structure having a second dimension parallel with the first dimension, the second dimension less than the first dimension.
    Type: Application
    Filed: December 17, 2021
    Publication date: June 22, 2023
    Inventors: Sukru YEMENICIOGLU, Charles H. WALLACE, Mohit K. HARAN, Seung-June CHOI
  • Publication number: 20230187494
    Abstract: A structure includes a first vertical stack of horizontal nanowires having a first width. A second vertical stack of horizontal nanowires is spaced apart from and parallel with the first vertical stack of horizontal nanowires and has the first width. A first gate structure includes a first gate structure portion over the first vertical stack of horizontal nanowires, a second gate structure portion over the second vertical stack of horizontal nanowires, and a gate cut between the first gate structure portion and the second gate structure portion. A third vertical stack of horizontal nanowires has a second width greater than the first width. A fourth vertical stack of horizontal nanowires is spaced apart from and parallel with the third vertical stack of horizontal nanowires and has the second width. A second gate structure is continuous over the third vertical stack of horizontal nanowires and over the fourth vertical stack of horizontal nanowires.
    Type: Application
    Filed: December 10, 2021
    Publication date: June 15, 2023
    Inventors: Sukru YEMENICIOGLU, Tahir GHANI, Andy Chih-Hung WEI, Leonard P. GULER, Charles H. WALLACE, Mohit K. HARAN
  • Publication number: 20230187441
    Abstract: Integrated circuit structures having trench contact flyover structures, and methods of fabricating integrated circuit structures having trench contact flyover structures, are described. For example, an integrated circuit structure includes a plurality of horizontally stacked nanowires. A gate dielectric material layer is surrounding the plurality of horizontally stacked nanowires. A gate electrode structure is over the gate dielectric material layer. An epitaxial source or drain structure is at an end of the plurality of horizontally stacked nanowires. A conductive trench contact structure is vertically over the epitaxial source or drain structure, the conductive trench contact structure electrically isolated from the epitaxial source or drain structure.
    Type: Application
    Filed: December 10, 2021
    Publication date: June 15, 2023
    Inventors: Leonard P. GULER, Tahir GHANI, Charles H. WALLACE, Mohit K. HARAN, Sukru YEMENICIOGLU, Chanaka D. MUNASINGHE
  • Publication number: 20230187515
    Abstract: Described herein are integrated circuit structures having versatile channel placement, and methods of fabricating integrated circuit structures having versatile channel placement. In an example, an integrated circuit structure includes a first vertical stack of horizontal nanowires having a first width. A second vertical stack of horizontal nanowires is immediately neighboring and parallel with the first vertical stack of horizontal nanowires and has a second width greater than the first width. A third vertical stack of horizontal nanowires is immediately neighboring and parallel with the second vertical stack of horizontal nanowires and has the first width.
    Type: Application
    Filed: December 13, 2021
    Publication date: June 15, 2023
    Inventors: Sukru YEMENICIOGLU, Tahir GHANI, Xinning WANG, Leonard P. GULER, Charles H. WALLACE, Mohit K. HARAN
  • Publication number: 20230187444
    Abstract: Integrated circuit structures having gate cut offset, and methods of fabricating integrated circuit structures having gate cut offset, are described. For example, an integrated circuit structure includes a first vertical stack of horizontal nanowires. A second vertical stack of horizontal nanowires is spaced apart from and parallel with the first vertical stack of horizontal nanowires. A gate structure includes a first gate structure portion over the first vertical stack of horizontal nanowires, a second gate structure over the second vertical stack of horizontal nanowires, and a gate cut between the first gate structure portion and the second gate structure portion, the gate cut laterally closer to the second vertical stack of horizontal nanowires than to the first vertical stack of horizontal nanowires.
    Type: Application
    Filed: December 13, 2021
    Publication date: June 15, 2023
    Inventors: Sukru YEMENICIOGLU, Xinning WANG, Allen B. GARDINER, Tahir GHANI, Mohit K. HARAN, Leonard P. GULER
  • Publication number: 20220415795
    Abstract: Back-side transistor contacts that wrap around a portion of source and/or drain semiconductor bodies, related transistor structures, integrated circuits, systems, and methods of fabrication are disclosed. Such back-side transistor contacts are coupled to a top and a side of the source and/or drain semiconductor and extend to back-side interconnects. Coupling to top and side surfaces of the source and/or drain semiconductor reduces contact resistance and extending the metallization along the side reduces transistor cell size for improve device density.
    Type: Application
    Filed: June 25, 2021
    Publication date: December 29, 2022
    Applicant: Intel Corporation
    Inventors: Mohit Haran, Charles Wallace, Leanord Guler, Sukru Yemenicioglu, Mauro Kobrinsky, Tahir Ghani
  • Publication number: 20220406773
    Abstract: Integrated circuit structures having backside self-aligned conductive pass-through contacts, and methods of fabricating integrated circuit structures having backside self-aligned conductive pass-through contacts, are described. For example, an integrated circuit structure includes a first sub-fin structure over a first stack of nanowires. A second sub-fin structure is over a second stack of nanowires. A dummy gate electrode is laterally between the first stack of nanowires and the second stack of nanowires. A conductive pass-through contact is laterally between the first stack of nanowires and the second stack of nanowires. The conductive pass-through contact is on and in contact with the dummy gate electrode.
    Type: Application
    Filed: June 21, 2021
    Publication date: December 22, 2022
    Inventors: Leonard P. GULER, Sukru YEMENICIOGLU, Kalyan C. KOLLURU, Mauro J. KOBRINSKY, Charles H. WALLACE, Tahir GHANI
  • Publication number: 20220262791
    Abstract: Integrated circuit structures having front side signal lines and backside power delivery are described. In an example, an integrated circuit structure includes a plurality of gate lines extending over a plurality of semiconductor nanowire stack or fin channel structures within a cell boundary. A plurality of trench contacts is extending over a plurality of source or drain structures within the cell boundary, individual ones of the plurality of trench contacts alternating with individual ones of the plurality of gate lines. A first signal line, a second signal line, a third signal line, and a fourth signal line are over the plurality of gate lines and the plurality of trench contacts within the cell boundary. A backside power delivery line is coupled to one of the plurality of trench contacts within the cell boundary.
    Type: Application
    Filed: February 16, 2021
    Publication date: August 18, 2022
    Inventors: Quan SHI, Sukru YEMENICIOGLU, Marni NABORS, Nikolay RYZHENKO, Xinning WANG, Sivakumar VENKATARAMAN
  • Publication number: 20210407895
    Abstract: An integrated circuit interconnect level including a lower metallization line vertically spaced from upper metallization lines. Lower metallization lines may be self-aligned to upper metallization lines enabling increased metallization line width without sacrificing line density for a given interconnect level. Combinations of upper and lower metallization lines within an interconnect metallization level may be designed to control intra-layer resistance/capacitance of integrated circuit interconnect. Dielectric material between two adjacent co-planar metallization lines may be recessed or deposited selectively to the metallization lines. Supplemental metallization may then be deposited and planarized. A top surface of the supplemental metallization may either be recessed to form lower metallization lines between upper metallization lines, or planarized with dielectric material to form upper metallization lines between lower metallization lines.
    Type: Application
    Filed: June 26, 2020
    Publication date: December 30, 2021
    Applicant: Intel Corporation
    Inventors: Kevin L. Lin, Sukru Yemenicioglu, Patrick Morrow, Richard Schenker, Mauro Kobrinsky
  • Publication number: 20210167066
    Abstract: Embodiments disclosed herein include a semiconductor device. In an embodiment, the semiconductor device comprises a substrate, and a cell on the substrate. In an embodiment, the cell comprises a plurality of transistors over the substrate, and a first metal layer over the plurality of transistors. In an embodiment, the first metal layer comprises a first power line, wherein a width of the first power line is entirely within the cell, a second power line, wherein a width of the second power line is entirely within the cell, and a plurality of signal lines between the first power line and the second power line.
    Type: Application
    Filed: December 2, 2019
    Publication date: June 3, 2021
    Inventors: Harshitha VISHWANATH, Renukprasad HIREMATH, Sukru YEMENICIOGLU, Ranjith KUMAR, Ruth Amy BRAIN