Patents by Inventor Swarnal Borthakur

Swarnal Borthakur has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7968962
    Abstract: A semiconductor device is disclosed. In one embodiment, a device includes a substrate having one or more vias and a carrier coupled to the substrate to form a sealed cavity between the carrier and the substrate. In some embodiments, the sealed cavity may be pressurized. The device may also include a redistribution layer formed over the one or more vias on a side of the substrate. Other devices, systems, and methods are also disclosed.
    Type: Grant
    Filed: August 2, 2010
    Date of Patent: June 28, 2011
    Assignee: Micron Technology, Inc.
    Inventor: Swarnal Borthakur
  • Patent number: 7947601
    Abstract: Several embodiments for semiconductor devices and methods for forming semiconductor devices are disclosed herein. One embodiment is directed to a method for manufacturing a microelectronic imager having a die including an image sensor, an integrated circuit electrically coupled to the image sensor, and electrical connectors electrically coupled to the integrated circuit. The method can comprise covering the electrical connectors with a radiation blocking layer and forming apertures aligned with the electrical connectors through a layer of photo-resist on the radiation blocking layer. The radiation blocking layer is not photoreactive such that it cannot be patterned using radiation. The method further includes etching openings in the radiation blocking layer through the apertures of the photo-resist layer.
    Type: Grant
    Filed: March 24, 2009
    Date of Patent: May 24, 2011
    Assignee: Micron Technology, Inc.
    Inventors: Swarnal Borthakur, Marc Sulfridge
  • Publication number: 20110070679
    Abstract: Some embodiments include methods of forming semiconductor constructions in which a semiconductor material sidewall is along an opening, a protective organic material is over at least one semiconductor material surface, and the semiconductor material sidewall and protective organic material are both exposed to an etch utilizing at least one fluorine-containing composition. The etch is selective for the semiconductor material relative to the organic material, and reduces sharpness of at least one projection along the semiconductor material sidewall. In some embodiments, the opening is a through wafer opening, and subsequent processing forms one or more materials within such through wafer opening to form a through wafer interconnect. In some embodiments, the opening extends to a sensor array, and the protective organic material is comprised by a microlens system over the sensor array. Subsequent processing may form a macrolens structure across the opening.
    Type: Application
    Filed: December 3, 2010
    Publication date: March 24, 2011
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Swarnal Borthakur, Richard L. Stocks
  • Publication number: 20100323469
    Abstract: A wafer of integrated circuits may be bonded to a carrier wafer using a layer of bonding material. The thickness of the wafer of integrated circuits may then be reduced using a series of grinding operations. After grinding, backside processing operations may be performed to form scribe channels that separate the die from each other and to form through-wafer vias. The scribe channels may be formed by dry etching and may have rectangular shapes, circular shapes, or other shapes. A pick and place tool may have a heated head. The bonding layer material may be based on a thermoplastic or other material that can be released by application of heat by the heated head of the pick and place tool. The pick and place tool may individually debond each of the integrated circuits from the carrier wafer and may mount the debonded circuits in packages.
    Type: Application
    Filed: June 18, 2009
    Publication date: December 23, 2010
    Inventors: Swarnal Borthakur, Andy Perkins, Rick Lake, Marc Sulfridge
  • Publication number: 20100315533
    Abstract: A semiconductor device is disclosed. In one embodiment, a device includes a substrate having one or more vias and a carrier coupled to the substrate to form a sealed cavity between the carrier and the substrate. In some embodiments, the sealed cavity may be pressurized. The device may also include a redistribution layer formed over the one or more vias on a side of the substrate. Other devices, systems, and methods are also disclosed.
    Type: Application
    Filed: August 2, 2010
    Publication date: December 16, 2010
    Applicant: Micron Technology, Inc.
    Inventor: Swarnal Borthakur
  • Publication number: 20100244172
    Abstract: Several embodiments for semiconductor devices and methods for forming semiconductor devices are disclosed herein. One embodiment is directed to a method for manufacturing a microelectronic imager having a die including an image sensor, an integrated circuit electrically coupled to the image sensor, and electrical connectors electrically coupled to the integrated circuit. The method can comprise covering the electrical connectors with a radiation blocking layer and forming apertures aligned with the electrical connectors through a layer of photo-resist on the radiation blocking layer. The radiation blocking layer is not photoreactive such that it cannot be patterned using radiation. The method further includes etching openings in the radiation blocking layer through the apertures of the photo-resist layer.
    Type: Application
    Filed: March 24, 2009
    Publication date: September 30, 2010
    Applicant: Micron Technology, Inc.
    Inventors: Swarnal Borthakur, Marc Sulfridge
  • Patent number: 7767544
    Abstract: Embodiments of the present invention are generally directed to a method for manufacturing a semiconductor device. In one embodiment, the method includes providing a substrate that includes a via or interconnect. In this embodiment, the method also includes forming a sealed array, in which forming such an array includes attaching a carrier to a first surface of the substrate to form a sealed cavity between the carrier and the substrate. Further, the method of this embodiment also includes forming a redistribution layer on the sealed array over a second surface of the substrate. Devices and systems having a carrier attached to a substrate are also disclosed.
    Type: Grant
    Filed: April 12, 2007
    Date of Patent: August 3, 2010
    Assignee: Micron Technology Inc.
    Inventor: Swarnal Borthakur
  • Publication number: 20100065970
    Abstract: Microfeature workpieces having conductive vias formed by chemically reactive processes, and associated systems and methods are disclosed. A method in accordance with one embodiment includes disposing a conductive lining on walls of a via in a microfeature workpiece, so that a space is located between opposing portions of the lining facing toward each other from opposing portions of the wall. The method can further include chemically reacting the lining with a reactive material to form a chemical compound from a constituent of the reactive material and a constituent of the lining. The method can still further include at least partially filling the space with the compound. In particular embodiments, the conductive lining includes copper, the reactive material includes sulfur hexafluoride, and the chemical compound that at least partially fills the space in the via includes copper sulfide.
    Type: Application
    Filed: November 23, 2009
    Publication date: March 18, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Swarnal Borthakur
  • Publication number: 20090321863
    Abstract: Method and apparatus providing a wafer level fabrication of imager modules in which a permanent carrier protects imager devices on an imager wafer and is used to support a lens wafer.
    Type: Application
    Filed: June 25, 2008
    Publication date: December 31, 2009
    Inventors: Swarnal Borthakur, Rick Lake, Andy Perkins, Scott Churchwell, Steve Oliver
  • Patent number: 7629249
    Abstract: Microfeature workpieces having conductive vias formed by chemically reactive processes, and associated systems and methods are disclosed. A method in accordance with one embodiment includes disposing a conductive lining on walls of a via in a microfeature workpiece, so that a space is located between opposing portions of the lining facing toward each other from opposing portions of the wall. The method can further include chemically reacting the lining with a reactive material to form a chemical compound from a constituent of the reactive material and a constituent of the lining. The method can still further include at least partially filling the space with the compound. In particular embodiments, the conductive lining includes copper, the reactive material includes sulfur hexafluoride, and the chemical compound that at least partially fills the space in the via includes copper sulfide.
    Type: Grant
    Filed: August 28, 2006
    Date of Patent: December 8, 2009
    Assignee: Micron Technology, Inc.
    Inventor: Swarnal Borthakur
  • Publication number: 20090250821
    Abstract: Devices and methods for protecting the metal within a via in a semiconductor substrate from corrosion are provided. Specifically, embodiments of the present invention relate to disposing a corrosion resistant metal layer within a recess formed in a semiconductor substrate such that the metal subsequently deposited within the via will adhere to the corrosion resistant metal layer, then backgrinding the bottom surface of the semiconductor substrate to expose the corrosion resistant metal. For example, the metal deposited within the recess may be copper, while the corrosion resistant metal may be a noble metal such as palladium.
    Type: Application
    Filed: April 3, 2008
    Publication date: October 8, 2009
    Applicant: Micron Technologies, Inc.
    Inventor: Swarnal Borthakur
  • Publication number: 20090215263
    Abstract: A method of increasing etch rate during deep silicon dry etch by altering the geometric shape of the etch mask is presented. By slightly altering the shape of the etch mask, the etch rate is increased in one area where an oval etch mask is used as compared to another areas where different geometrically-shaped etch masks are used even though nearly the same amount of silicon is exposed. Additionally, the depth of the via can be controlled by using different geometrically-shaped etch masks while maintaining virtually the same size in diameter for all the vias.
    Type: Application
    Filed: May 4, 2009
    Publication date: August 27, 2009
    Applicant: Micron Technology, Inc.
    Inventors: Kyle Kirby, Swarnal Borthakur
  • Patent number: 7560371
    Abstract: Methods of forming a conductive via in a substrate include contacting the substrate with a wave of conductive liquid material, such as molten solder, and drawing the liquid material into the aperture with a vacuum. The wave may be formed by flowing the liquid material out from an outlet in a direction generally against the gravitational field. The liquid material may be solidified to form an electrically conductive structure. A plurality of apertures may be selectively filled with the liquid material one at a time, and liquids having different compositions may be used to provide conductive vias having different compositions in the same substrate. Systems for forming conductive vias include a substrate fixture, a vacuum device having a vacuum fixture, and a solder-dispensing device configured to provide a wave of molten solder material. Relative lateral and vertical movement is provided between the wave of molten solder and a substrate supported by the substrate fixture.
    Type: Grant
    Filed: August 29, 2006
    Date of Patent: July 14, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Ross S. Dando, Steven Oliver, Swarnal Borthakur, Kevin Hutto
  • Patent number: 7544592
    Abstract: A method of increasing etch rate during deep silicon dry etch by altering the geometric shape of the etch mask is presented. By slightly altering the shape of the etch mask, the etch rate is increased in one area where an oval etch mask is used as compared to another areas where different geometrically-shaped etch masks are used even though nearly the same amount of silicon is exposed. Additionally, the depth of the via can be controlled by using different geometrically-shaped etch masks while maintaining virtually the same size in diameter for all the vias.
    Type: Grant
    Filed: May 31, 2007
    Date of Patent: June 9, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Kyle Kirby, Swarnal Borthakur
  • Publication number: 20090017576
    Abstract: Some embodiments include methods of forming semiconductor constructions in which a semiconductor material sidewall is along an opening, a protective organic material is over at least one semiconductor material surface, and the semiconductor material sidewall and protective organic material are both exposed to an etch utilizing at least one fluorine-containing composition. The etch is selective for the semiconductor material relative to the organic material, and reduces sharpness of at least one projection along the semiconductor material sidewall. In some embodiments, the opening is a through wafer opening, and subsequent processing forms one or more materials within such through wafer opening to form a through wafer interconnect. In some embodiments, the opening extends to a sensor array, and the protective organic material is comprised by a microlens system over the sensor array. Subsequent processing may form a macrolens structure across the opening.
    Type: Application
    Filed: July 9, 2007
    Publication date: January 15, 2009
    Inventors: Swarnal Borthakur, Richard L. Stocks
  • Publication number: 20080299770
    Abstract: A method of increasing etch rate during deep silicon dry etch by altering the geometric shape of the etch mask is presented. By slightly altering the shape of the etch mask, the etch rate is increased in one area where an oval etch mask is used as compared to another areas where different geometrically-shaped etch masks are used even though nearly the same amount of silicon is exposed. Additionally, the depth of the via can be controlled by using different geometrically-shaped etch masks while maintaining virtually the same size in diameter for all the vias.
    Type: Application
    Filed: May 31, 2007
    Publication date: December 4, 2008
    Inventors: Kyle Kirby, Swarnal Borthakur
  • Publication number: 20080251871
    Abstract: Embodiments of the present invention are generally directed to a method for manufacturing a semiconductor device. In one embodiment, the method includes providing a substrate that includes a via or interconnect. In this embodiment, the method also includes forming a sealed array, in which forming such an array includes attaching a carrier to a first surface of the substrate to form a sealed cavity between the carrier and the substrate. Further, the method of this embodiment also includes forming a redistribution layer on the sealed array over a second surface of the substrate. Devices and systems having a carrier attached to a substrate are also disclosed.
    Type: Application
    Filed: April 12, 2007
    Publication date: October 16, 2008
    Inventor: Swarnal Borthakur
  • Publication number: 20080057691
    Abstract: Methods of forming a conductive via in a substrate include contacting the substrate with a wave of conductive liquid material, such as molten solder, and drawing the liquid material into the aperture with a vacuum. The wave may be formed by flowing the liquid material out from an outlet in a direction generally against the gravitational field. The liquid material may be solidified to form an electrically conductive structure. A plurality of apertures may be selectively filled with the liquid material one at a time, and liquids having different compositions may be used to provide conductive vias having different compositions in the same substrate. Systems for forming conductive vias include a substrate fixture, a vacuum device having a vacuum fixture, and a solder dispensing device configured to provide a wave of molten solder material. Relative lateral and vertical movement is provided between the wave of molten solder and a substrate supported by the substrate fixture.
    Type: Application
    Filed: August 29, 2006
    Publication date: March 6, 2008
    Inventors: Ross S. Dando, Steven Oliver, Swarnal Borthakur, Kevin Hutto
  • Publication number: 20080050911
    Abstract: Microfeature workpieces having conductive vias formed by chemically reactive processes, and associated systems and methods are disclosed. A method in accordance with one embodiment includes disposing a conductive lining on walls of a via in a microfeature workpiece, so that a space is located between opposing portions of the lining facing toward each other from opposing portions of the wall. The method can further include chemically reacting the lining with a reactive material to form a chemical compound from a constituent of the reactive material and a constituent of the lining. The method can still further include at least partially filling the space with the compound. In particular embodiments, the conductive lining includes copper, the reactive material includes sulfur hexafluoride, and the chemical compound that at least partially fills the space in the via includes copper sulfide.
    Type: Application
    Filed: August 28, 2006
    Publication date: February 28, 2008
    Applicant: Micron Technology, Inc.
    Inventor: Swarnal Borthakur