Patents by Inventor Tang Wu

Tang Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11488970
    Abstract: A method of forming a memory cell includes forming a first polysilicon block over an upper surface of a semiconductor substrate and having top surface and a side surface meeting at a sharp edge, forming an oxide layer with a first portion over the upper surface, a second portion directly on the side surface, and a third portion directly on the sharp edge, performing an etch that thins the oxide layer in a non-uniform manner such that the third portion is thinner than the first and second portions, performing an oxide deposition that thickens the first, second and third portions of the oxide layer, wherein after the oxide deposition, the third portion is thinner than the first and second portions, and forming a second polysilicon block having one portion directly on the first portion of the oxide layer and another portion directly on the third portion of the oxide layer.
    Type: Grant
    Filed: February 18, 2021
    Date of Patent: November 1, 2022
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Jeng-Wei Yang, Man-Tang Wu, Boolean Fan, Nhan Do
  • Patent number: 11471034
    Abstract: A method for distinguishing plaque and calculus is provided. The method is used in a device and includes the following steps: emitting, by a blue light-emitting diode, blue light to illuminate teeth in an oral cavity, wherein the blue light is used to generate autofluorescence of plaque and calculus on the teeth; sensing, by an image sensor, the autofluorescence of plaque and calculus; and distinguishing, by a processor, a plaque area and a calculus area on the teeth based on the autofluorescence.
    Type: Grant
    Filed: January 28, 2020
    Date of Patent: October 18, 2022
    Assignee: QUANTA COMPUTER INC.
    Inventors: Kai-Ju Cheng, Hsin-Lun Hsieh, Chin-Yuan Ting, Tsung-Hsin Lu, Huan-Tang Wu, Shao-Ang Chen, Yu-Hsun Chen, Jia-Chyi Wang, Chih-Wei Sung, Huan-Pin Shen
  • Patent number: 11315636
    Abstract: A memory cell array with memory cells arranged in rows and columns, first sub source lines each connecting together the source regions in one of the rows and in a first plurality of the columns, second sub source lines each connecting together the source regions in one of the rows and in a second plurality of the columns, a first and second erase gate lines each connecting together all of the erase gates in the first and second plurality of the columns respectively, first select transistors each connected between one of first sub source lines and one of a plurality of source lines, second select transistors each connected between one of second sub source lines and one of the source lines, first select transistor line connected to gates of the first select transistors, and a second select transistor line connected to gates of the second select transistors.
    Type: Grant
    Filed: February 6, 2020
    Date of Patent: April 26, 2022
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Hsuan Liang, Man Tang Wu, Jeng-Wei Yang, Hieu Van Tran, Lihsin Chang, Nhan Do
  • Patent number: 11291318
    Abstract: A quilt structure with non-powered energy layer having an insulating layer, a first barrier layer, a second barrier layer, a first fabric layer and a second fabric layer is provided. The first barrier layer and the second barrier layer are disposed on two opposite sides of the insulating layer. The first fabric layer is disposed on one of the first barrier layer or the second barrier layer opposite the insulating layer, and the second fabric layer is disposed on another of the first barrier layer or the second barrier layer opposite the insulating layer. At least one of the insulating layer, the first fabric layer and the second fabric layer has bio-energetic fibers or far-infrared fibers.
    Type: Grant
    Filed: October 30, 2019
    Date of Patent: April 5, 2022
    Assignee: GREEN ENERGY NANO TECHNOLOGY CO., LTD.
    Inventors: Tien-Show Liang, Shu Han Liang, Shu Ting Liang, Sheng-Tang Wu, En Meng, Juin-Hong Cherng, Wen Sheng Lee, Shu-Jen Chang, Chia-Yu Wang
  • Publication number: 20220081244
    Abstract: A method for assembling an information handling system display may include attaching a first side of a strip of double-sided tape to a display panel cover. A display panel may then be aligned with the display panel cover, and, when aligned, the display panel may be in contact with a release paper attached to a second side of the double-sided tape. The release paper may then be removed from the double-sided tape while the display panel is in contact with the release paper. A first surface of the display panel may be attached to the second side of the double-sided tape as the release paper is removed.
    Type: Application
    Filed: September 17, 2020
    Publication date: March 17, 2022
    Applicant: Dell Products L.P.
    Inventors: Chin-Chung Wu, Tsai Chien Lin, James Gossett, Wan Li Chen, Jing-Tang Wu, Hung-Chun Huang
  • Publication number: 20220026956
    Abstract: An information handling system display removably couples to a housing with a sliding structure of the display that engages a coupling structure disposed at opposing sides of the housing. For example, the sliding structure is a member that aligns under a lip formed in the coupling structure. In one embodiment, the sliding structure comprises plural pins extending from opposing sides of the display to enter channels at the side of the housing that direct the pins under a lip at the base of the channel.
    Type: Application
    Filed: July 24, 2020
    Publication date: January 27, 2022
    Applicant: Dell Products L.P.
    Inventors: Chin-Chung Wu, Tsai Chien Lin, James D. Gossett, Jing-Tang Wu, Cheng-Pu Zhu
  • Publication number: 20220013531
    Abstract: A method of forming a memory cell includes forming a first polysilicon block over an upper surface of a semiconductor substrate and having top surface and a side surface meeting at a sharp edge, forming an oxide layer with a first portion over the upper surface, a second portion directly on the side surface, and a third portion directly on the sharp edge, performing an etch that thins the oxide layer in a non-uniform manner such that the third portion is thinner than the first and second portions, performing an oxide deposition that thickens the first, second and third portions of the oxide layer, wherein after the oxide deposition, the third portion is thinner than the first and second portions, and forming a second polysilicon block having one portion directly on the first portion of the oxide layer and another portion directly on the third portion of the oxide layer.
    Type: Application
    Filed: February 18, 2021
    Publication date: January 13, 2022
    Inventors: Jeng-Wei YANG, Man-Tang WU, Boolean FAN, Nhan DO
  • Publication number: 20210391534
    Abstract: A top electrode of a magnetoresistive random access memory (MRAM) device over a magnetic tunnel junction (MTJ) is formed using a film of titanium nitride oriented in a (111) crystal structure rather than a top electrode which uses tantalum, tantalum nitride, and/or a multilayer including tantalum and tantalum nitride.
    Type: Application
    Filed: August 30, 2021
    Publication date: December 16, 2021
    Inventors: Jung-Tang Wu, Wu Meng Yu, Szu-Hua Wu, Chin-Szu Lee, Han-Ting Tsai, Yu-Jen Chien
  • Publication number: 20210336130
    Abstract: A method of manufacturing a semiconductor device includes: forming a substrate over the substrate, the substrate defining a logic region and a memory region; depositing a bottom electrode layer across the logic region and the memory region; depositing a magnetic tunnel junction (MTJ) layer over the bottom electrode layer; depositing a first conductive layer over the MTJ layer; depositing a sacrificial layer over the first conductive layer; etching the sacrificial layer in the memory region to expose the first conductive layer in the memory region while keeping the first conductive layer in the logic region covered; depositing a second conductive layer in the memory region and the logic region; patterning the second conductive layer to expose the MTJ layer in the memory region; and etching the patterned second conductive layer and the MTJ layer to form a top electrode and an MTJ, respectively, in the memory region.
    Type: Application
    Filed: February 5, 2021
    Publication date: October 28, 2021
    Inventors: Yu-Jen CHIEN, Jung-Tang WU, Szu-Hua WU, Chin-Szu LEE, Meng-Yu WU
  • Publication number: 20210296571
    Abstract: A method of forming a semiconductor structure includes forming a first top electrode (TE) layer over a magnetic tunnel junction (MTJ) layer and performing a smoothing treatment on the first TE layer. The smoothing treatment is performed in situ after the forming first TE layer. The smoothing treatment removes spike point defects from the first TE layer. Additional TE layers may be formed over the first TE layer.
    Type: Application
    Filed: June 4, 2021
    Publication date: September 23, 2021
    Inventors: Jung-Tang Wu, Yu-Jen Chien, Szu-Hua Wu, Chin-Szu Lee, Yao-Shien Huang
  • Publication number: 20210288249
    Abstract: The present disclosure describes an exemplary method that can prevent or reduce out-diffusion of Cu from interconnect layers to magnetic tunnel junction (MTJ) structures. The method includes forming an interconnect layer over a substrate that includes an interlayer dielectric stack with openings therein; disposing a metal in the openings to form corresponding conductive structures; and selectively depositing a diffusion barrier layer on the metal. In the method, selectively depositing the diffusion barrier layer includes pre-treating the surface of the metal; disposing a precursor to selectively form a partially-decomposed precursor layer on the metal; and exposing the partially-decomposed precursor layer to a plasma to form the diffusion barrier layer. The method further includes forming an MTJ structure on the interconnect layer over the diffusion barrier layer, where the bottom electrode of the MTJ structure is aligned to the diffusion barrier layer.
    Type: Application
    Filed: May 28, 2021
    Publication date: September 16, 2021
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Jung-Tang WU, Jui-Hung HO, Chin-Szu LEE, Meng-Yu WU, Szu-Hua WU
  • Publication number: 20210268199
    Abstract: An insulin-dosage detection device is arranged on a rotation member of an insulin injection pen having an injection button. The rotation variation of the rotation member corresponds to the injection dosage of the insulin injection pen. The insulin-dosage detection device has a circuit, a detection button, and a processor. The circuit, arranged on the rotation member of the insulin injection pen, outputs electronic signals in response to rotation of the rotation member. The detection button is connected to the injection button. The rotation member of the insulin injection pen rotates in response to the detection button and the injection button being pressed. The circuit rotates along with the rotation member. The processor, coupled to the circuit, calculates the rotation variation of the rotation member according to a first electronic signal and a second electronic signal respectively output from the circuit before and after the rotation of the circuit.
    Type: Application
    Filed: October 16, 2020
    Publication date: September 2, 2021
    Inventors: Kai-Ju CHENG, Huan-Pin SHEN, Huan-Tang WU
  • Patent number: 11107980
    Abstract: A top electrode of a magnetoresistive random access memory (MRAM) device over a magnetic tunnel junction (MTJ) is formed using a film of titanium nitride oriented in a (111) crystal structure rather than a top electrode which uses tantalum, tantalum nitride, and/or a multilayer including tantalum and tantalum nitride.
    Type: Grant
    Filed: September 3, 2019
    Date of Patent: August 31, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jung-Tang Wu, Wu Meng Yu, Szu-Hua Wu, Chin-Szu Lee, Han-Ting Tsai, Yu-Jen Chien
  • Publication number: 20210249591
    Abstract: Methods of forming magnetic tunnel junction (MTJ) memory cells used in a magneto-resistive random access memory (MRAM) array are provided. A pre-clean process is performed to remove a metal oxide layer that may form on the top surface of the bottom electrodes of MTJ memory cells during the time the bottom electrode can be exposed to air prior to depositing MTJ layers. The pre-clean processes may include a remote plasma process wherein the metal oxide reacts with hydrogen radicals generated in the remote plasma.
    Type: Application
    Filed: April 26, 2021
    Publication date: August 12, 2021
    Inventors: Jung-Tang Wu, Meng Yu Wu, Szu-Hua Wu, Chin-Szu Lee
  • Patent number: 11031236
    Abstract: A method of forming a semiconductor structure includes forming a first top electrode (TE) layer over a magnetic tunnel junction (MTJ) layer and performing a smoothing treatment on the first TE layer. The smoothing treatment is performed in situ after the forming first TE layer. The smoothing treatment removes spike point defects from the first TE layer. Additional TE layers may be formed over the first TE layer.
    Type: Grant
    Filed: October 1, 2019
    Date of Patent: June 8, 2021
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Jung-Tang Wu, Yu-Jen Chien, Szu-Hua Wu, Chin-Szu Lee, Yao-Shien Huang
  • Patent number: 11024801
    Abstract: The present disclosure describes an exemplary method that can prevent or reduce out-diffusion of Cu from interconnect layers to magnetic tunnel junction (MTJ) structures. The method includes forming an interconnect layer over a substrate that includes an interlayer dielectric stack with openings therein; disposing a metal in the openings to form corresponding conductive structures; and selectively depositing a diffusion barrier layer on the metal. In the method, selectively depositing the diffusion barrier layer includes pre-treating the surface of the metal; disposing a precursor to selectively form a partially-decomposed precursor layer on the metal; and exposing the partially-decomposed precursor layer to a plasma to form the diffusion barrier layer. The method further includes forming an MTJ structure on the interconnect layer over the diffusion barrier layer, where the bottom electrode of the MTJ structure is aligned to the diffusion barrier layer.
    Type: Grant
    Filed: December 5, 2018
    Date of Patent: June 1, 2021
    Inventors: Jung-Tang Wu, Jui-Hung Ho, Chin-Szu Lee, Meng-Yu Wu, Szu-Hua Wu
  • Patent number: 11022437
    Abstract: A leveling sensor, a load port including a leveling sensor, and a method of leveling a load port using a load port are disclosed. In an embodiment, a sensor includes an accelerometer configured to detect leveling and vibration of a load port and produce a plurality of data; a plurality of indicator lights configured to display a level measurement and a level direction based on the leveling of the load port; a processor configured to process the data produced by the accelerometer; and a wired connection configured to connect the processor to an external device.
    Type: Grant
    Filed: January 13, 2020
    Date of Patent: June 1, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yi-Lin Wang, Jung-Tang Wu, Chin-Szu Lee, Hua-Sheng Chiu
  • Patent number: 10991876
    Abstract: Methods of forming magnetic tunnel junction (MTJ) memory cells used in a magneto-resistive random access memory (MRAM) array are provided. A pre-clean process is performed to remove a metal oxide layer that may form on the top surface of the bottom electrodes of MTJ memory cells during the time the bottom electrode can be exposed to air prior to depositing MTJ layers. The pre-clean processes may include a remote plasma process wherein the metal oxide reacts with hydrogen radicals generated in the remote plasma.
    Type: Grant
    Filed: October 31, 2018
    Date of Patent: April 27, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jung-Tang Wu, Wu Meng Yu, Szu-Hua Wu, Chin-Szu Lee
  • Publication number: 20210119120
    Abstract: A memory device includes a semiconductor substrate, a first dielectric layer, a metal contact, an aluminum nitride layer, an aluminum oxide layer, a second dielectric layer, a metal via, and a memory stack. The first dielectric layer is over the semiconductor substrate. The metal contact passes through the first dielectric layer. The aluminum nitride layer extends along a top surface of the first dielectric layer and a top surface of the metal contact. The aluminum oxide layer extends along a top surface of the aluminum nitride layer. The second dielectric layer is over the aluminum oxide layer. The metal via passes through the second dielectric layer, the aluminum oxide layer, and the aluminum nitride layer and lands on the metal contact. The memory stack lands on the metal via.
    Type: Application
    Filed: December 4, 2020
    Publication date: April 22, 2021
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Jung-Tang WU, Szu-Ping TUNG, Szu-Hua WU, Shing-Chyang PAN, Meng-Yu WU
  • Publication number: 20210110873
    Abstract: A memory cell array with memory cells arranged in rows and columns, first sub source lines each connecting together the source regions in one of the rows and in a first plurality of the columns, second sub source lines each connecting together the source regions in one of the rows and in a second plurality of the columns, a first and second erase gate lines each connecting together all of the erase gates in the first and second plurality of the columns respectively, first select transistors each connected between one of first sub source lines and one of a plurality of source lines, second select transistors each connected between one of second sub source lines and one of the source lines, first select transistor line connected to gates of the first select transistors, and a second select transistor line connected to gates of the second select transistors.
    Type: Application
    Filed: February 6, 2020
    Publication date: April 15, 2021
    Inventors: Hsuan Liang, Man Tang Wu, Jeng-Wei Yang, Hieu Van Tran, Lihsin Chang, Nhan Do