Patents by Inventor Thomas Behrens

Thomas Behrens has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240132842
    Abstract: Genetically modified CCNT1 and XPO1 genes encoding proteins that inhibit virus infection in cells. The genetically modified CCNT1 gene encodes a protein with a C261Y substitution with respect to the human CCNT1 protein. The genetically modified XPO1 gene encodes a protein with P411T, M412V, and/or F414S substitutions with respect to the human XPO1 protein. The genetically modified CCNT1 and XPO1 genes can be introduced in cells. The cells comprising the genetically modified CCNT1 and XPO1 genes can be introduced in a subject with a virus infection to treat the infection.
    Type: Application
    Filed: September 26, 2023
    Publication date: April 25, 2024
    Applicant: Wisconsin Alumni Research Foundation
    Inventors: Nathan Mark SHERER, Ryan Thomas BEHRENS
  • Publication number: 20240064476
    Abstract: A hearing aid includes a forward path for processing sound from the user's environment. The forward path includes a) a first microphone providing a first electric input signal representing sound as received at the first microphone, the first microphone being located away from an ear canal of the user, b) an audio signal processor for processing the first electric input signal, or a signal or signals originating therefrom, and for providing a processed signal, c) an output transducer for providing stimuli perceivable as sound to the user in dependence of the processed signal, and d) a second microphone configured to provide a second electric input signal representing sound received at the second microphone, the second microphone being located at or in the user's ear canal, and e) a feature extractor for extracting acoustic characteristics of the user's ear from the second electric input signal, or a signal originating therefrom.
    Type: Application
    Filed: November 1, 2023
    Publication date: February 22, 2024
    Applicant: Oticon A/S
    Inventors: Thomas BEHRENS, Michael Syskind PEDERSEN, Meng GUO
  • Publication number: 20240030200
    Abstract: In an embodiment, a semiconductor package includes a lower surface having a low voltage contact pad, a high voltage contact pad, an output contact pad, and at least one control contact pad. The semiconductor package further includes a half-bridge circuit including a first transistor device having a first major surface and a second transistor device having a first major surface, the first and second transistor devices being electrically coupled in series at an output node, and a control device that is electrically coupled to the first transistor device and the second transistor device. The first major surface of the first transistor device and of the second transistor device are arranged substantially perpendicularly to the lower surface of the semiconductor package.
    Type: Application
    Filed: July 13, 2023
    Publication date: January 25, 2024
    Inventors: Christian Irrgang, Thomas Behrens, Ludwig Heitzer, Josef Hoglauer, Thorsten Meyer, Thorsten Scharf, Frank Zudock
  • Patent number: 11845958
    Abstract: Genetically modified CCNT1 and XPO1 genes encoding proteins that inhibit virus infection in cells. The genetically modified CCNT1 gene encodes a protein with a C261Y substitution with respect to the human CCNT1 protein. The genetically modified XPO1 gene encodes a protein with P411T, M412V, and/or F414S substitutions with respect to the human XPO1 protein. The genetically modified CCNT1 and XPO1 genes can be introduced in cells. The cells comprising the genetically modified CCNT1 and XPO1 genes can be introduced in a subject with a virus infection to treat the infection.
    Type: Grant
    Filed: September 5, 2019
    Date of Patent: December 19, 2023
    Assignee: Wisconsin Alumni Research Foundation
    Inventors: Nathan Mark Sherer, Ryan Thomas Behrens
  • Patent number: 11843917
    Abstract: A hearing aid configured to be worn at, and/or in, an ear of a user, comprises a forward path for processing sound from the environment of the user.
    Type: Grant
    Filed: April 28, 2022
    Date of Patent: December 12, 2023
    Assignee: Oticon A/S
    Inventors: Thomas Behrens, Michael Syskind Pedersen, Meng Guo
  • Patent number: 11776927
    Abstract: A semiconductor device and method is disclosed. In one embodiment, the semiconductor device comprises a semiconductor die comprising a first surface and a second surface opposite to the first surface, a first metallization layer disposed on the first surface of the semiconductor die, a first solder layer disposed on the first metallization layer, wherein the first solder layer contains the compound Sn/Sb, and a first contact member comprising a Cu-based base body and a Ni-based layer disposed on a main surface of the Cu-based base body, wherein the first contact member is connected with the Ni-based layer to the first solder layer.
    Type: Grant
    Filed: July 15, 2021
    Date of Patent: October 3, 2023
    Assignee: Infineon Technologies AG
    Inventors: Thomas Behrens, Alexander Heinrich, Evelyn Napetschnig, Bernhard Weidgans, Catharina Wille, Christina Yeong
  • Publication number: 20230178428
    Abstract: A method includes providing a lead frame with a central metal plate and a plurality of leads extending away from the central metal plate, the central metal plate including an upper surface that includes a first mesa that is elevated from recessed regions, mounting a semiconductor die on the upper surface of central metal plate such that a lower surface of the semiconductor die is at least partially disposed on the first mesa, forming electrical interconnections between terminals of the semiconductor die and the leads, forming an encapsulant body on the central metal plate such that the semiconductor die is encapsulated by the encapsulant body and such that the leads protrude out from edge sides of the encapsulant body, and thinning the central metal plate from a rear surface of the central metal plate so as to isolate the first mesa at a lower surface of the encapsulant body.
    Type: Application
    Filed: December 6, 2021
    Publication date: June 8, 2023
    Inventors: Thorsten Meyer, Fee Hoon Wendy Wong, Thomas Behrens, Eric Lopez Bonifacio, Chau Fatt Chiang, Irmgard Escher-Poeppel, Giovanni Ragasa Garbin, Martin Gruber, Tien Shyang Law, Mohamad Azian Mohamed Azizi, Si Hao Vincent Yeo
  • Publication number: 20230117806
    Abstract: Semiconductor packages and methods for manufacturing are disclosed. In one example, a method for manufacturing a semiconductor package includes providing an electrically conductive chip carrier including a mounting surface and a protrusion extending out of the mounting surface. At least one semiconductor chip is arranged on the mounting surface. The method further includes encapsulating the protrusion and the at least one semiconductor chip in an encapsulation material, wherein surfaces of the protrusion and the at least one semiconductor chip facing away from the mounting surface remain uncovered by the encapsulation material. An electrical redistribution layer is formed over the surfaces of the protrusion and the at least one semiconductor chip facing away from the mounting surface. The electrical redistribution layer provides an electrical connection between the protrusion and the at least one semiconductor chip.
    Type: Application
    Filed: September 26, 2022
    Publication date: April 20, 2023
    Applicant: Infineon Technologies AG
    Inventors: Thorsten MEYER, Thomas BEHRENS, Christian IRRGANG, Frank ZUDOCK
  • Patent number: 11502042
    Abstract: A method of mounting electronic components on one or more carrier bodies is disclosed. The method comprises providing a support body with at least one first alignment mark, mounting the one or more carrier bodies, each having at least one second alignment mark, on the support body by alignment between the at least one first alignment mark and the at least one second alignment mark. Thereafter, the method includes mounting the plurality of electronic components on a respective one of the one or more carrier bodies by alignment using the at least one second alignment mark.
    Type: Grant
    Filed: July 1, 2020
    Date of Patent: November 15, 2022
    Assignee: Infineon Technologies AG
    Inventors: Thorsten Meyer, Thomas Behrens, Martin Gruber, Thorsten Scharf, Peter Strobel
  • Publication number: 20220353623
    Abstract: A hearing aid configured to be worn at, and/or in, an ear of a user, comprises a forward path for processing sound from the environment of the user.
    Type: Application
    Filed: April 28, 2022
    Publication date: November 3, 2022
    Applicant: Oticon A/S
    Inventors: Thomas BEHRENS, Michael Syskind PEDERSEN, Meng GUO
  • Publication number: 20220216173
    Abstract: A semiconductor device and method is disclosed. In one embodiment, the semiconductor device comprises a semiconductor die comprising a first surface and a second surface opposite to the first surface, a first metallization layer disposed on the first surface of the semiconductor die, a first solder layer disposed on the first metallization layer, wherein the first solder layer contains the compound Sn/Sb, and a first contact member comprising a Cu-based base body and a Ni-based layer disposed on a main surface of the Cu-based base body, wherein the first contact member is connected with the Ni-based layer to the first solder layer.
    Type: Application
    Filed: July 15, 2021
    Publication date: July 7, 2022
    Applicant: Infineon Technologies AG
    Inventors: Thomas Behrens, Alexander Heinrich, Evelyn Napetschnig, Bernhard Weidgans, Catharina Wille, Christina Yeong
  • Publication number: 20220167882
    Abstract: The present application relates to an electrophysiologically based Spectro-Temporal Modulation (STM) test unit. The STM test unit comprises an STM stimulus generating unit, an output unit, wherein the STM stimulus generating unit is configured to provide STM test stimuli comprising at least one STM probe stimulus to a user via the output unit according to a predetermined STM test protocol. The STM test unit further comprises one or more electrodes for measuring electrophysiological responses of the user, and an analysis unit configured to analyse the recorded electrophysiological responses of the user measured in response to the provided stimuli. The present application further relates to a method of electrophysiologically based STM testing of a user.
    Type: Application
    Filed: November 29, 2021
    Publication date: June 2, 2022
    Applicant: Interacoustics A/S
    Inventors: Søren Laugesen, Bue Bjerge Kristensen, Thomas Behrens, Raul Sanchez-Lopez, Johannes Zaar, Nicholas Crowe, James Michael Harte, Lisbeth Birkelund Simonsen
  • Patent number: 11264356
    Abstract: A method of manufacturing packages is disclosed. In one example, the method comprises providing an electrically conductive sheet being continuous at least in a mounting region, mounting first main surfaces of a plurality of electronic components on the continuous mounting region of the sheet and forming interconnect structures for electrically coupling second main surfaces of the electronic components with the sheet. The second main surfaces oppose the first main surfaces. After the forming, structuring the sheet.
    Type: Grant
    Filed: April 7, 2020
    Date of Patent: March 1, 2022
    Assignee: Infineon Technologies AG
    Inventors: Thorsten Meyer, Thomas Behrens, Andreas Grassmann, Martin Gruber, Thorsten Scharf
  • Patent number: 11069644
    Abstract: A semiconductor device and method is disclosed. In one embodiment, the semiconductor device comprises a semiconductor die comprising a first surface and a second surface opposite to the first surface, a first metallization layer disposed on the first surface of the semiconductor die, a first solder layer disposed on the first metallization layer, wherein the first solder layer contains the compound Sn/Sb, and a first contact member comprising a Cu-based base body and a Ni-based layer disposed on a main surface of the Cu-based base body, wherein the first contact member is connected with the Ni-based layer to the first solder layer.
    Type: Grant
    Filed: August 30, 2019
    Date of Patent: July 20, 2021
    Assignee: Infineon Technologies AG
    Inventors: Thomas Behrens, Alexander Heinrich, Evelyn Napetschnig, Bernhard Weidgans, Catharina Wille, Christina Yeong
  • Publication number: 20210167034
    Abstract: A chip arrangement including: a chip including a chip back side; a substrate including a surface with a plating; and a zinc-based solder alloy which attaches the chip back side to the plating on the surface of the substrate, the zinc-based solder alloy including, by weight, 1% to 30% aluminum, 0.5% to 20% germanium, and 0.5% to 20% gallium, wherein a balance of the zinc-based solder alloy is zinc.
    Type: Application
    Filed: January 15, 2021
    Publication date: June 3, 2021
    Inventors: Manfred MENGEL, Alexander HEINRICH, Steffen ORSO, Thomas BEHRENS, Oliver EICHINGER, Lim FONG, Evelyn NAPETSCHNIG, Edmund RIEDL
  • Patent number: 10930614
    Abstract: A chip arrangement including a chip comprising a chip back side; a back side metallization on the chip back side, the back side metallization including a plurality of layers; a substrate comprising a surface with a metal layer; a zinc-based solder alloy configured to attach the back side metallization to the metal layer, the zinc-based solder alloy having by weight 8% to 20% aluminum, 0.5% to 20% magnesium, 0.5% to 20% gallium, and the balance zinc; wherein the metal layer is configured to provide a good wettability of the zinc-based solder alloy on the surface of the substrate. The plurality of layers may include one or more of a contact layer configured to contact a semiconductor material of the chip back side; a barrier layer; a solder reaction, and an oxidation protection layer configured to prevent oxidation of the solder reaction layer.
    Type: Grant
    Filed: July 26, 2017
    Date of Patent: February 23, 2021
    Assignee: Infineon Technologies AG
    Inventors: Manfred Mengel, Alexander Heinrich, Steffen Orso, Thomas Behrens, Oliver Eichinger, Lim Fong, Evelyn Napetschnig, Edmund Riedl
  • Publication number: 20210005557
    Abstract: A method of mounting electronic components on one or more carrier bodies is disclosed. The method comprises providing a support body with at least one first alignment mark, mounting the one or more carrier bodies, each having at least one second alignment mark, on the support body by alignment between the at least one first alignment mark and the at least one second alignment mark. Thereafter, the method includes mounting the plurality of electronic components on a respective one of the one or more carrier bodies by alignment using the at least one second alignment mark.
    Type: Application
    Filed: July 1, 2020
    Publication date: January 7, 2021
    Applicant: Infineon Technologies AG
    Inventors: Thorsten Meyer, Thomas Behrens, Martin Gruber, Thorsten Scharf, Peter Strobel
  • Publication number: 20200365553
    Abstract: A method of manufacturing packages is disclosed. In one example, the method comprises providing an electrically conductive sheet being continuous at least in a mounting region, mounting first main surfaces of a plurality of electronic components on the continuous mounting region of the sheet and forming interconnect structures for electrically coupling second main surfaces of the electronic components with the sheet. The second main surfaces oppose the first main surfaces. After the forming, structuring the sheet.
    Type: Application
    Filed: April 7, 2020
    Publication date: November 19, 2020
    Applicant: Infineon Technologies AG
    Inventors: Thorsten Meyer, Thomas Behrens, Andreas Grassmann, Martin Gruber, Thorsten Scharf
  • Patent number: 10700037
    Abstract: In some examples, a device includes a semiconductor element, a layer element, and a single connector element electrically connecting the semiconductor element and the layer element. In some examples, the single connector element includes two or more discrete connector elements, and each discrete connector element of the two or more discrete connector elements electrically connects the semiconductor element and the layer element. In some examples, the single connector element also includes conductive material attached to the two or more discrete connector elements.
    Type: Grant
    Filed: November 13, 2017
    Date of Patent: June 30, 2020
    Assignee: Infineon Technologies AG
    Inventors: Eung San Cho, Thorsten Meyer, Xaver Schloegel, Thomas Behrens, Josef Hoeglauer
  • Publication number: 20200105704
    Abstract: A semiconductor device and method is disclosed. In one embodiment, the semiconductor device comprises a semiconductor die comprising a first surface and a second surface opposite to the first surface, a first metallization layer disposed on the first surface of the semiconductor die, a first solder layer disposed on the first metallization layer, wherein the first solder layer contains the compound Sn/Sb, and a first contact member comprising a Cu-based base body and a Ni-based layer disposed on a main surface of the Cu-based base body, wherein the first contact member is connected with the Ni-based layer to the first solder layer.
    Type: Application
    Filed: August 30, 2019
    Publication date: April 2, 2020
    Applicant: Infineon Technologies AG
    Inventors: Thomas Behrens, Alexander Heinrich, Evelyn Napetschnig, Bernhard Weidgans, Catharina Wille, Christina Yeong