Patents by Inventor Tien-Hao Tang

Tien-Hao Tang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7655980
    Abstract: A LDNMOS device for an ESD protection circuit including a P-type substrate and an N-type deep well region is provided. The P-type substrate includes a first area and a second area. The N-type deep well region is in the first and second areas of the P-type substrate. The LDNMOS device further includes a gate electrode disposed on the P-type substrate between the first and second areas, a P-type implanted region disposed in the first area of the P-type substrate, an N-type grade region disposed in the N-type deep well region of the first area, an N-type first doped region disposed in the N-type grade region, a P-type body region disposed in the N-type deep well region of the second area, an N-type second doped region disposed in the P-type body region, and a P-type doped region disposed in the P-type body region and adjacent to the N-type second doped region.
    Type: Grant
    Filed: July 23, 2008
    Date of Patent: February 2, 2010
    Assignee: United Microelectronics Corp.
    Inventors: Mei-Ling Chao, Chia-Yun Chen, Tai-Hsiang Lai, Tien-Hao Tang
  • Publication number: 20100019318
    Abstract: A LDNMOS device for an ESD protection circuit including a P-type substrate and an N-type deep well region is provided. The P-type substrate includes a first area and a second area. The N-type deep well region is in the first and second areas of the P-type substrate. The LDNMOS device further includes a gate electrode disposed on the P-type substrate between the first and second areas, a P-type implanted region disposed in the first area of the P-type substrate, an N-type grade region disposed in the N-type deep well region of the first area, an N-type first doped region disposed in the N-type grade region, a P-type body region disposed in the N-type deep well region of the second area, an N-type second doped region disposed in the P-type body region, and a P-type doped region disposed in the P-type body region and adjacent to the N-type second doped region.
    Type: Application
    Filed: July 23, 2008
    Publication date: January 28, 2010
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Mei-Ling Chao, Chia-Yun Chen, Tai-Hsiang Lai, Tien-Hao Tang
  • Patent number: 7638857
    Abstract: A silicon controlled rectifier structure is provided in a substrate having a first conductive type. A well region formed within the substrate has a second conductive type. A first dopant region formed within the substrate and the well region has the first conductive type. A second dopant region formed within the substrate and a portion of the well region has the second conductive type. A third dopant region formed under the second dopant region has the first conductive type, in which the second and the third regions form a vertical Zener diode. A fourth dopant region formed within the substrate and separated from the second dopant region by a separation structure has the second conductive type. A fifth dopant region is formed within the substrate in a manner that the fourth dopant region is between the isolation structure and the fifth dopant region, and has the first conductive type.
    Type: Grant
    Filed: May 7, 2008
    Date of Patent: December 29, 2009
    Assignee: United Microelectronics Corp.
    Inventors: Hsin-Yen Hwang, Shu-Hsuan Su, Tien-Hao Tang
  • Publication number: 20090278168
    Abstract: A silicon controlled rectifier structure is provided in a substrate having a first conductive type. A well region formed within the substrate has a second conductive type. A first dopant region formed within the substrate and the well region has the first conductive type. A second dopant region formed within the substrate and a portion of the well region has the second conductive type. A third dopant region formed under the second dopant region has the first conductive type, in which the second and the third regions form a vertical Zener diode. A fourth dopant region formed within the substrate and separated from the second dopant region by a separation structure has the second conductive type. A fifth dopant region is formed within the substrate in a manner that the fourth dopant region is between the isolation structure and the fifth dopant region, and has the first conductive type.
    Type: Application
    Filed: May 7, 2008
    Publication date: November 12, 2009
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Hsin-Yen Hwang, Shu-Hsuan Su, Tien-Hao Tang
  • Publication number: 20090014800
    Abstract: An SCR device includes a substrate, a plurality of isolation structures defining a first region and a second region in the substrate, an n well disposed in the substrate, an n type first doped region disposed in the first region in the substrate, a p type second doped region disposed in the second region in the substrate, and a p type third doped region (PESD implant region) disposed underneath the first doped region in the first region in the substrate. The well is disposed underneath the first region and the second region, and the third doped region isolates the first doped region from the well.
    Type: Application
    Filed: July 11, 2007
    Publication date: January 15, 2009
    Inventors: Hsin-Yen Hwang, Tien-Hao Tang
  • Patent number: 7368761
    Abstract: An electrostatic discharge (ESD) protection device and a fabrication method thereof are provided. The ESD protection device with an embedded high-voltage P type SCR (EHVPSCR) structure of the present invention is employed to guide the ESD current/voltage to a system voltage trace VDD via a pad.
    Type: Grant
    Filed: March 8, 2007
    Date of Patent: May 6, 2008
    Assignee: United Microelectronics Corp.
    Inventors: Tai-Hsiang Lai, Wei-Jen Chang, Ming-Dou Ker, Tien-Hao Tang
  • Patent number: 7253480
    Abstract: A structure of an electrostatic discharge protection circuit, in which a buried layer is formed in the substrate of the electrostatic discharge protection circuit, and a sinker layer electrically connected to the buried layer and a drain is also formed therein. Thereby, when the electrostatic discharge protection circuit is activated, the current flows from a source through the buried layer and the sinker layer to the drain. The current flow path is remote from the gate dielectric layer to avoid damaging the gate dielectric by a large current, so as to improve the dielectric strength of the electrostatic discharge protection circuit.
    Type: Grant
    Filed: September 28, 2004
    Date of Patent: August 7, 2007
    Assignee: United Microelectronics Corp.
    Inventors: Shiao-Shien Chen, Tsun-Lai Hsu, Tien-Hao Tang, Hua-Chou Tseng
  • Patent number: 7217980
    Abstract: An electrostatic discharge protection device, including a silicon-control-rectifier, in complementary metal-oxide semiconductor (CMOS) process is disclosed. in one embodiment of the present invention, the protection device includes a semiconductor substrate having a first conductivity type. A well region formed with a second conductivity type in the semiconductor substrate. A first region formed in the well region. A second region formed having a portion in the weil region and another portion outside the well region, but still within the semiconductor substrate. Moreover, a third region formed within the well region and in between the first; region and the second region. A fourth region formed within the semiconductor substrate and outside the well region. A fifth region formed within the semiconductor substrate and in between the second region and the fourth region.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: May 15, 2007
    Assignee: United Microelectronics Corp.
    Inventors: Shiao-Shien Chen, Tien-Hao Tang, Mu-Chun Wang
  • Patent number: 7141484
    Abstract: A non-gated diode structure of a silicon-on-insulator, having a silicon-on-insulator substrate, a pair of isolating structures, a first type doped region and a second type doped region. The silicon-on-insulation substrate has a stack of a substrate, an insulation layer and a silicon layer. The isolating structures are located in the silicon layer to define a well region. The first and second type doped regions are located in the well and are adjacent to the isolating structures. Such a non-gated diode structure can be applied to an electrostatic discharge protection circuit to increase the electrostatic discharge protection voltage or current. In addition, a fabrication method of the non-gated diode is also introduced. This non-gated diode can be also fabricated in the general bulk CMOS process, and used in the on-chip ESD protection circuits.
    Type: Grant
    Filed: November 5, 2003
    Date of Patent: November 28, 2006
    Assignee: United Microlectronics Corp.
    Inventors: Ming-Dou Ker, Kei-Kang Hung, Tien-Hao Tang
  • Patent number: 6972476
    Abstract: A diode structure is provided. The diode structure comprises a first conductive type substrate, a second conductive type first well region, a first conductive type second well region, a second conductive type first doped region, a first conductive type second doped region and a second conductive type third doped region. The first well region is located within the substrate and the second well region is located within the first well region. The first doped region is located within the first well region and detached from the second well region but adjacent to the surface of the substrate. The second doped region and the third doped region are located within the second well region and adjacent to the surface of the substrate. The second doped region is located between the first doped region and the third doped region but detached from both the first doped region and the third doped region.
    Type: Grant
    Filed: November 12, 2003
    Date of Patent: December 6, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Shiao-Shien Chen, Tung-Yang Chen, Tien-Hao Tang
  • Patent number: 6933573
    Abstract: A non-gated diode structure of a silicon-on-insulator, having a silicon-on-insulator substrate, a pair of isolating structures, a first type doped region and a second type doped region. The silicon-on-insulation substrate has a stack of a substrate, an insulation layer and a silicon layer. The isolating structures are located in the silicon layer to define a well region. The first and second type doped regions are located in the well and are adjacent to the isolating structures. Such a non-gated diode structure can be applied to an electrostatic discharge protection circuit to increase the electrostatic discharge protection voltage or current. In addition, a fabrication method of the non-gated diode is also introduced. This non-gated diode can be also fabricated in the general bulk CMOS process, and used in the on-chip ESD protection circuits.
    Type: Grant
    Filed: January 30, 2002
    Date of Patent: August 23, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Ming-Dou Ker, Kei-Kang Hung, Tien-Hao Tang
  • Publication number: 20050110092
    Abstract: An electrostatic discharge protection device, including a silicon-control-rectifier, in complementary metal-oxide semiconductor (CMOS) process is disclosed. In one embodiment of the present invention, the protection device includes a semiconductor substrate having a first conductivity type. A well region formed with a second conductivity type in the semiconductor substrate. A first region formed within the semiconductor substrate and outside the well region. A second region formed within the semiconductor substrate and in between the first region and the well region. Moreover, a third region formed having a portion in the well region and another portion outside the well region. A fourth region formed in the well region. A fifth region also formed within the well region and in between the third region and the fourth region.
    Type: Application
    Filed: September 30, 2004
    Publication date: May 26, 2005
    Inventors: Shiao-Shien Chen, Tien-Hao Tang, Mu-Chun Wang
  • Patent number: 6894324
    Abstract: A silicon-on-insulator (SOI) gated diode and non-gated junction diode are provided. The SOI gated diode has a PN junction at the middle region under the gate, and which has more junction area than a normal diode. The SOI non-gated junction diode has a PN junction at the middle region thereof, and then also has more junction area than a normal diode. The SOI diodes of the present invention improve the protection level offered for electrical overstress (EOS)/electrostatic discharge (ESD) due to the low power density and heating for providing more junction area than normal ones. The I/O ESD protection circuits, which comprise primary diodes, a first plurality of diodes, and a second plurality of diodes, all of which are formed of the present SOI diodes, could effectively discharge the current when there is an ESD event. And, the ESD protection circuits, which comprise more primary diodes, could effectively reduce the parasitic input capacitance, so that they can be used in the RF circuits or HF circuits.
    Type: Grant
    Filed: February 15, 2001
    Date of Patent: May 17, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Ming-Dou Ker, Kei-Kang Hung, Tien-Hao Tang
  • Publication number: 20050098847
    Abstract: A diode structure is provided. The diode structure comprises a first conductive type substrate, a second conductive type first well region, a first conductive type second well region, a second conductive type first doped region, a first conductive type second doped region and a second conductive type third doped region. The first well region is located within the substrate and the second well region is located within the first well region. The first doped region is located within the first well region and detached from the second well region but adjacent to the surface of the substrate. The second doped region and the third doped region are located within the second well region and adjacent to the surface of the substrate. The second doped region is located between the first doped region and the third doped region but detached from both the first doped region and the third doped region.
    Type: Application
    Filed: November 12, 2003
    Publication date: May 12, 2005
    Inventors: Shiao-Shien Chen, Tung-Yang Chen, Tien-Hao Tang
  • Patent number: 6878581
    Abstract: A device structure and a method of fabricating an electrostatic discharge (ESD) protection circuit on a semiconductor device. A substrate is provided. A layer of silicon oxide is formed on the substrate. A photoresist mask is formed on the layer of silicon oxide. A species of n-type ions is implanted into the surface to form source/drain regions in the ESD protection area. After removing the photoresist, a metal layer is blanket deposited over the surface. A thermal process is performed to form salicide layers on the source/drain regions. A patterned photoresist is respectively formed to cover a portion of the salicide layer. An etching process is performed to strip away the exposed portion of the salicide layer.
    Type: Grant
    Filed: February 22, 2001
    Date of Patent: April 12, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Yuan-Chang Liu, Mu-Chun Wang, Tien-Hao Tang
  • Publication number: 20050072975
    Abstract: A partially depleted SOI MOS device includes a well of first conductivity type isolated in a thin film body of an SOI substrate. The SOI substrate encompasses the thin film body, a support substrate, and a buried oxide layer interposed between the thin film body and the support substrate. A gate dielectric layer is disposed on a surface of the well. A polysilicon gate is patterned on the gate dielectric layer. The polysilicon gate consists of a first gate section of first conductivity type overlapping with an extended well region of the well and a second gate section of second conductivity type lying across the well, whereby a tunneling connection is formed between the first gate section and the extended well region of said well. Source and drain regions of second conductivity type are formed on opposite sides of the second gate section.
    Type: Application
    Filed: October 2, 2003
    Publication date: April 7, 2005
    Inventors: Shiao-Shien Chen, Lu-Shiang Huang, Tien-Hao Tang
  • Patent number: 6873505
    Abstract: A semiconductor device having an electrostatic discharge protective circuitry adapted to a common discharge line (CDL) is disclosed. In the embodiments of the present invention, semiconductor device includes a plurality of bonding pads, each having at least one connecting terminal, a common discharge line, and a protective device connected between the connecting terminal and the common discharge line. Moreover, the protective device is composed of a silicon-control-rectifier that is used for electrostatic discharge protection and a zener diode for lowering a trigger voltage of the silicon-control-rectifier.
    Type: Grant
    Filed: July 24, 2001
    Date of Patent: March 29, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Shiao-Shien Chen, Tien-Hao Tang, Mu-Chun Wang
  • Publication number: 20050045956
    Abstract: A structure of an electrostatic discharge protection circuit, in which a buried layer is formed in the substrate of the electrostatic discharge protection circuit, and a sinker layer electrically connected to the buried layer and a drain is also formed therein. Thereby, when the electrostatic discharge protection circuit is activated, the current flows from a source through the buried layer and the sinker layer to the drain. The current flow path is remote from the gate dielectric layer to avoid damaging the gate dielectric by a large current, so as to improve the dielectric strength of the electrostatic discharge protection circuit.
    Type: Application
    Filed: September 28, 2004
    Publication date: March 3, 2005
    Inventors: Shiao-Shien Chen, Tsun-Lai Hsu, Tien-Hao Tang, Hua-Chou Tseng
  • Patent number: 6861680
    Abstract: A silicon-on-insulator (SOI) gated diode and non-gated junction diode are provided. The SOI gated diode has a PN junction at the middle region under the gate, which has more junction area than a normal diode. The SOI non-gated junction diode has a PN junction at the middle region thereof, and also has more junction area than a normal diode. The SOI diodes of the present invention improve the protection level offered for electrical overstress (EOS)/electrostatic discharge (ESD) due to the low power density and heating for providing more junction area than normal ones. The I/O ESD protection circuits, which comprise primary diodes, a first plurality of diodes, and a second plurality of diodes, all of which are formed of the present SOI diodes, could effectively discharge the current when there is an ESD event. And the ESD protection circuits, which comprise more primary diodes, could effectively reduce the parasitic input capacitance, so that they can be used in the RF circuits or HF circuits.
    Type: Grant
    Filed: December 10, 2002
    Date of Patent: March 1, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Ming-Dou Ker, Kei-Kang Hung, Tien-Hao Tang
  • Patent number: 6855611
    Abstract: A fabrication method of an electrostatic discharge protection circuit is described, in which a buried layer is formed in the substrate of the electrostatic discharge protection circuit, and a sinker layer electrically connected to the buried layer and a drain is also formed therein. Thereby, when the electrostatic discharge protection circuit is activated, the current flows from a source through the buried layer and the sinker layer to the drain. The current flow path is remote from the gate dielectric layer to avoid damaging the gate dielectric by a large current, so as to improve the dielectric strength of the electrostatic discharge protection circuit.
    Type: Grant
    Filed: September 30, 2002
    Date of Patent: February 15, 2005
    Assignee: United Microelectronics Corp.
    Inventors: Shiao-Shien Chen, Tsun-Lai Hsu, Tien-Hao Tang, Hua-Chou Tseng