Patents by Inventor Timothy Vasen

Timothy Vasen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10672899
    Abstract: The current disclosure describes a tunnel FET device including a P-I-N heterojunction structure. A high-K dielectric layer and a metal gate wrap around the intrinsic channel layer with an interlayer positioned between high-K dielectric layer and the intrinsic channel layer of the P-I-N heterojunction. The interlayer prevents charge carriers from reaching the interface with high-K dielectric layer under the trap-assisted tunneling effect and reduces OFF state leakage.
    Type: Grant
    Filed: November 16, 2018
    Date of Patent: June 2, 2020
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Timothy Vasen, Gerben Doornbos, Matthias Passlack
  • Publication number: 20200168825
    Abstract: The current disclosure describes techniques for forming semiconductor structures having multiple semiconductor strips configured as channel portions. In the semiconductor structures, diffusion break structures are formed after the gate structures are formed so that the structural integrity of the semiconductor strips adjacent to the diffusion break structures will not be compromised by a subsequent gate formation process. The diffusion break extends downward from an upper surface until all the semiconductor strips of the adjacent channel portions are truncated by the diffusion break.
    Type: Application
    Filed: September 3, 2019
    Publication date: May 28, 2020
    Inventors: Marcus Johannes Henricus van Dal, Timothy Vasen, Gerben Doornbos
  • Publication number: 20200161574
    Abstract: In a method of forming a gate-all-around field effect transistor, a gate structure is formed surrounding a channel portion of a carbon nanotube. An inner spacer is formed surrounding a source/drain extension portion of the carbon nanotube, which extends outward from the channel portion of the carbon nanotube. The inner spacer includes two dielectric layers that form interface dipole. The interface dipole introduces doping to the source/drain extension portion of the carbon nanotube.
    Type: Application
    Filed: October 1, 2019
    Publication date: May 21, 2020
    Inventors: Timothy Vasen, Marcus Johannes Henricus Van Dal, Gerben Doornbos
  • Publication number: 20200135897
    Abstract: In a method of manufacturing a semiconductor device, a dummy gate structure is formed over a channel region of a semiconductor layer, a source/drain epitaxial layer is formed on opposing sides of the dummy gate structure, a planarization operation is performed on the source/drain epitaxial layer, the planarized source/drain epitaxial layer is patterned, the dummy gate structure is removed to form a gate space, and a metal gate structure is formed in the gate space.
    Type: Application
    Filed: February 11, 2019
    Publication date: April 30, 2020
    Inventors: Blandine DURIEZ, Georgios VELLIANITIS, Gerben DOORNBOS, Marcus Johannes Henricus VAN DAL, Martin Christopher HOLLAND, Timothy VASEN
  • Publication number: 20200106014
    Abstract: Provided herein are wafers that can be used to align carbon nanotubes, as well as methods of making and using the same. Such wafers include alignment areas that have four sides and a surface charge, where the alignment areas are surrounded by areas that have a surface charge of a different polarity. Methods of the disclosure may include depositing and selectively etching a number of hardmasks on a substrate. The described methods may also include depositing a carbon nanotube on such a wafer.
    Type: Application
    Filed: May 1, 2019
    Publication date: April 2, 2020
    Inventors: Timothy Vasen, Gerben Doornbos, Marcus Johannes Henricus van Dal, Matthias Passlack
  • Publication number: 20200075875
    Abstract: In a method of forming a gate-all-around field effect transistor (GAA FET), a bottom support layer is formed over a substrate and a first group of carbon nanotubes (CNTs) are disposed over the bottom support layer. A first support layer is formed over the first group of CNTs and the bottom support layer such that the first group of CNTs are embedded in the first support layer. A second group of carbon nanotubes (CNTs) are disposed over the first support layer. A second support layer is formed over the second group of CNTs and the first support layer such that the second group of CNTs are embedded in the second support layer. A fin structure is formed by patterning at least the first support layer and the second support layer.
    Type: Application
    Filed: August 31, 2018
    Publication date: March 5, 2020
    Inventors: Timothy VASEN, Mark van DAL, Gerben DOORNBOS, Matthias PASSLACK
  • Publication number: 20200006542
    Abstract: The current disclosure describes a tunnel FET device including a P-I-N heterojunction structure. A high-K dielectric layer and a metal gate wrap around the intrinsic channel layer with an interlayer positioned between high-K dielectric layer and the intrinsic channel layer of the P-I-N heterojunction. The interlayer prevents charge carriers from reaching the interface with high-K dielectric layer under the trap-assisted tunneling effect and reduces OFF state leakage.
    Type: Application
    Filed: November 16, 2018
    Publication date: January 2, 2020
    Inventors: Timothy Vasen, Gerben Doornbos, Matthias Passlack