Patents by Inventor Toshiyuki Miyauchi

Toshiyuki Miyauchi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8155223
    Abstract: A receiving device includes a pilot signal extractor, an estimator, an interpolator, a distortion corrector, a calculator, and a determiner.
    Type: Grant
    Filed: September 18, 2009
    Date of Patent: April 10, 2012
    Assignee: Sony Corporation
    Inventors: Toshiyuki Miyauchi, Takashi Yokokawa, Takuya Okamoto
  • Patent number: 8103945
    Abstract: A decoding method for sorting received words in the order of the magnitude of the reliability of the received words, performing belief propagation using a parity check matrix diagonalized in the order to update the reliabilities, and repetitively performing the sorting and the belief propagation for the updated values, includes an inner repeated decoding process step of performing belief propagation using a parity check matrix diagonalized in an order of columns corresponding to symbols having comparatively low reliability values of the received words to update the reliability and repetitively performing the belief propagation based on the updated reliability; the inner repeated decoding process step in the second or later cycle of repetition thereof including diagonalization of the parity check matrix for restricted ones of the columns of the parity check matrix.
    Type: Grant
    Filed: December 19, 2007
    Date of Patent: January 24, 2012
    Assignee: Sony Corporation
    Inventors: Makiko Yamamoto, Satoshi Okada, Toshiyuki Miyauchi, Takashi Yokokawa
  • Patent number: 8098775
    Abstract: A data processing apparatus includes: a branch-metric computation section configured to compute a branch metric; a state-metric computation section configured to compute a state metric; a detection section configured to detect a minimum state metric; a storage section configured to store states as surviving states; and a selection section configured to select a candidate.
    Type: Grant
    Filed: March 13, 2009
    Date of Patent: January 17, 2012
    Assignee: Sony Corporation
    Inventors: Takashi Yokokawa, Naoki Yoshimochi, Toshiyuki Miyauchi, Takashi Horiguti, Satoru Hori
  • Patent number: 8086934
    Abstract: A decoding apparatus and method are capable of decoding LDPC codes with a high degree of precision while preventing the circuit scale of the decoding apparatus from increasing. A computation section carries out a first computation process corresponding to three check-node processes by making use of decoding intermediate results supplied from a decoding intermediate result storage memory by way of a cyclic shift circuit, and stores the result of the first computation process in a decoding intermediate result storage memory. A computation section carries out a second computation process corresponding to six variable-node processes by making use of decoding intermediate results supplied from a decoding intermediate result storage memory by way of a cyclic shift circuit, and stores the decoding intermediate result in the decoding intermediate result storage memory.
    Type: Grant
    Filed: April 20, 2006
    Date of Patent: December 27, 2011
    Assignee: Sony Corporation
    Inventors: Takashi Yokokawa, Toshiyuki Miyauchi, Osamu Shinya
  • Patent number: 8045945
    Abstract: A reception apparatus including an extraction section; a transmission line characteristic estimation section; an interpolation section; a compensation section; a detection section; and a selection section.
    Type: Grant
    Filed: February 26, 2009
    Date of Patent: October 25, 2011
    Assignee: Sony Corporation
    Inventors: Hidetoshi Kawauchi, Tadaaki Yuba, Toshiyuki Miyauchi, Takashi Yokokawa, Takuya Okamoto, Tamotsu Ikeda, Koji Naniwada, Kazuhiro Shimizu, Lachlan Bruce Michael
  • Publication number: 20110246863
    Abstract: The present invention relates to data processing apparatus and method, and a program which make it possible to scatter burst errors with respect to both codes of a product code. A block-wise interleaver performs interleaving A, which is a process of inputting data in the order of the column direction as one direction, and reading the data in the order of the direction diagonally downward to the right, NB bits by NB bits (=block by block) with respect to ND×NB×NA bits of a product code. Next, the block-wise interleaver performs interleaving B, which is a process of inputting data in the order of the column direction as one direction, and reading the data in the order of the row direction as the other direction, NB bits by NB bits with respect to (NC?ND)×NB×NA bits representing the parity portion of an inner code indicated by P, of the product code. The present invention can be applied to, for example, a recording/reproducing apparatus.
    Type: Application
    Filed: October 27, 2009
    Publication date: October 6, 2011
    Inventors: Toshiyuki Miyauchi, Naoki Yoshimochi
  • Patent number: 7986615
    Abstract: A demodulating circuit including: an FFT processing section; an intercarrier interferential component removing section; an extracting section; a transmission path characteristics estimating section; an interpolating section; a symbol sequence estimating section; and an interference replica generating section.
    Type: Grant
    Filed: March 13, 2009
    Date of Patent: July 26, 2011
    Assignee: Sony Corporation
    Inventors: Hidetoshi Kawauchi, Toshiyuki Miyauchi, Takashi Yokokawa, Takashi Horiguti, Naoki Yoshimochi, Yasuhiro Iida, Satoru Hori
  • Publication number: 20100306616
    Abstract: Disclosed herein is a receiving apparatus, including: a decoding section configured to receive and decode a low density parity check code; and a speed control section configured to control a speed of the decoding on the basis of a reception interval of the low density parity check code.
    Type: Application
    Filed: May 19, 2010
    Publication date: December 2, 2010
    Inventors: Naomichi KISHIMOTO, Hideyuki MATSUMOTO, Toshiyuki MIYAUCHI, Yuichi MIZUTANI
  • Publication number: 20100306615
    Abstract: Disclosed herein is a receiving apparatus, including: a decoding section configured to receive and decode an low density parity check code; and a decoding control section configured to control a frequency of the decoding on the basis of conditional information that is an index indicative of a communication condition that influences power consumption in the decoding section.
    Type: Application
    Filed: May 19, 2010
    Publication date: December 2, 2010
    Inventors: Naomichi KISHIMOTO, Hideyuki Matsumoto, Toshiyuki Miyauchi, Yuichi Mizutani
  • Publication number: 20100080329
    Abstract: Disclosed herein is an information processor, including: a receiving section configured to receive an OFDM signal transmitted in accordance with an OFDM system; a FFT arithmetically operating section configured to carry out FFT for a signal within a predetermined interval of the OFDM signal; a delay profile estimating section configured to estimate delay profiles from the OFDM signal received by the receiving section; an inter-symbol interference amount estimating section configured to estimate inter-symbol interference amounts for a plurality of candidates for the predetermined interval, respectively, by using the delay profiles estimated by the delay profile estimating section; and a searching section configured to search for the candidate having the minimum inter-symbol interference amount estimated by the inter-symbol interference amount estimating section from among the plurality of candidates in the predetermined interval, and supply data on the candidate thus searched for as the predetermined interval
    Type: Application
    Filed: September 28, 2009
    Publication date: April 1, 2010
    Inventors: Hidetoshi Kawauchi, Toshiyuki Miyauchi, Takashi Yokokawa, Takuya Okamoto, Hiroyuki Kamata
  • Publication number: 20100080330
    Abstract: Disclosed herein is a receiving apparatus including: first to third position determination sections configured to determine the start position of an FFT interval which serves as a signal interval targeted for FFT by an FFT section; a selection section configured to select one of those start positions of the FFT interval which are determined by the first through the third position determination section; and the FFT section configured to perform FFT on the OFDM time domain signal by regarding the start position selected by the selection section as the start position of the FFT interval in order to generate the first OFDM frequency domain signal.
    Type: Application
    Filed: September 28, 2009
    Publication date: April 1, 2010
    Inventors: Hidetoshi KAWAUCHI, Masayuki Hattori, Toshiyuki Miyauchi, Takashi Yokokawa, Kazuhiro Shimizu, Kazuhisa Funamoto
  • Patent number: 7689888
    Abstract: A decoding apparatus and method is disclosed by which the decoder error occurrence probability is suppressed and a high decoding performance can be achieved. An ABP decoding apparatus diagonalizes a parity check matrix, updates LLR values, decodes the LLR values and then adds a decoded word obtained by the decoding to a decoded word list. The ABP decoding apparatus repeats the decoding procedure as inner repetitive decoding by a predetermined number of times. Further, as the ABP decoding apparatus successively changes initial values for priority ranks of the LLR values, it repeats the inner repetitive decoding as outer repetitive decoding by a predetermined number of times. Then, the ABP decoding apparatus selects an optimum one of the decoded words from within a decoded word list obtained by the repeated inner repetitive decoding. The invention is applied to an error correction system.
    Type: Grant
    Filed: February 1, 2006
    Date of Patent: March 30, 2010
    Assignee: Sony Corporation
    Inventors: Makiko Kan, Toshiyuki Miyauchi
  • Publication number: 20100074382
    Abstract: A receiving device includes a pilot signal extractor, an estimator, an interpolator, a distortion corrector, a calculator, and a determiner.
    Type: Application
    Filed: September 18, 2009
    Publication date: March 25, 2010
    Inventors: Toshiyuki MIYAUCHI, Takashi Yokokawa, Takuya Okamoto
  • Publication number: 20100046652
    Abstract: A receiving device includes: a pilot extracting section; a first estimating section; a second estimating section; a third estimating section; a distortion correcting section; and a filter controlling section.
    Type: Application
    Filed: August 20, 2009
    Publication date: February 25, 2010
    Inventors: Hidetoshi KAWAUCHI, Yuken Goto, Takuya Okamoto, Toshiyuki Miyauchi
  • Publication number: 20090304111
    Abstract: A decoding device and method for decoding an LDPC code with high accuracy while suppressing an increase of the scale of a device. A check node calculator (181) performs check node calculations including calculations of a nonlinear function ?(x) and its inverse function ??1(x) of the nonlinear function so as to decode an LDPC code. A variable node calculator (103) performs variable node calculation of a variable node so as to decode the LDPC code. The check node calculator (181) has an LUT which receives a fixed-point quantized value expressing a numerical value with a fixed quantization width and outputs the result of the calculation of the nonlinear function ?(x) as a semi-floating point quantized value which is a bit sequence expressing a numerical value with a quantization width determined by a part of a bit sequence and an LUT which receives a semi-floating point quantized value and outputs the result of the calculation of the inverse function ??1(x) as a fixed point quantized value.
    Type: Application
    Filed: September 7, 2006
    Publication date: December 10, 2009
    Inventors: Osamu Shinya, Takashi Yokokawa, Yuji Shinohara, Toshiyuki Miyauchi
  • Patent number: 7607063
    Abstract: The present invention relates to a decoding method and a decoder, a program, a recording-and-reproducing apparatus and a method, and a reproducing apparatus and a method that are suitable for decoding encoded data encoded by using a linear code on ring R. A low-density processing unit performs parity-check-matrix low-density processing, performs linear combination for rows of a parity check matrix included in an obtained reception word, and generates a parity check matrix according to the linear-combination result, thereby reducing the density of the parity check matrix used for decoding, at step S21. Then, at step S22, an LDPC decoding unit performs decoding by using a sum product algorithm (SPA) by using the parity check matrix whose density is reduced through the processing performed at step S21. Where the processing at step S22 is finished, the LDPC decoding unit finishes decoding for the reception word. The present invention can be used for an error-correction system.
    Type: Grant
    Filed: May 28, 2004
    Date of Patent: October 20, 2009
    Assignee: Sony Corporation
    Inventors: Atsushi Kikuchi, Masayuki Hattori, Toshiyuki Miyauchi, Kazuo Watanabe, Makiko Kan
  • Publication number: 20090235060
    Abstract: A data processing apparatus includes: a branch-metric computation section configured to compute a branch metric; a state-metric computation section configured to compute a state metric; a detection section configured to detect a minimum state metric; a storage section configured to store states as surviving states; and a selection section configured to select a candidate.
    Type: Application
    Filed: March 13, 2009
    Publication date: September 17, 2009
    Inventors: Takashi Yokokawa, Naoki Yoshimochi, Toshiyuki Miyauchi, Takashi Horiguti, Satoru Hori
  • Publication number: 20090231994
    Abstract: Disclosed herein is A demodulating circuit including: an FFT processing section; an intercarrier interferential component removing section; an extracting section; a transmission path characteristics estimating section; an interpolating section; a symbol sequence estimating section; and an interference replica generating section.
    Type: Application
    Filed: March 13, 2009
    Publication date: September 17, 2009
    Inventors: Hidetoshi KAWAUCHI, Toshiyuki MIYAUCHI, Takashi YOKOKAWA, Takashi HORIGUTI, Naoki YOSHIMOCHI, Yasuhiro IIDA, Satoru HORI
  • Publication number: 20090221254
    Abstract: A reception apparatus including an extraction section; a transmission line characteristic estimation section; an interpolation section; a compensation section; a detection section; and a selection section.
    Type: Application
    Filed: February 26, 2009
    Publication date: September 3, 2009
    Inventors: Hidetoshi Kawauchi, Tadaaki Yuba, Toshiyuki Miyauchi, Takashi Yokokawa, Takuya Okamoto, Tamotsu Ikeda, Koji Naniwada, Kazuhiro Shimizu, Lachlan Bruce Michael
  • Publication number: 20090217121
    Abstract: The present invention relates to a decoding apparatus and a decoding method, which are capable of decoding LDPC codes with a high degree of precision while preventing the circuit scale of the decoding apparatus from increasing. A computation section 1102 carries out a first computation process corresponding to three check-node processes by making use of decoding intermediate results D1101 supplied from a decoding intermediate result storage memory 1104 by way of a cyclic shift circuit 1101, and stores the result of the first computation process in a decoding intermediate result storage memory 1103. A computation section 415 carries out a second computation process corresponding to six variable-node processes by making use of decoding intermediate results D414 supplied from a decoding intermediate result storage memory 1103 by way of a cyclic shift circuit, and stores the decoding intermediate result D415 in the decoding intermediate result storage memory 1104.
    Type: Application
    Filed: April 20, 2006
    Publication date: August 27, 2009
    Inventors: Takashi Yokokawa, Toshiyuki Miyauchi, Osamu Shinya