Patents by Inventor Toshiyuki Nagata

Toshiyuki Nagata has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9589731
    Abstract: In a MEMS device, the manner in which the membrane lands over the RF electrode can affect device performance. Bumps or stoppers placed over the RF electrode can be used to control the landing of the membrane and thus, the capacitance of the MEMS device. The shape and location of the bumps or stoppers can be tailored to ensure proper landing of the membrane, even when over-voltage is applied. Additionally, bumps or stoppers may be applied on the membrane itself to control the landing of the membrane on the roof or top electrode of the MEMS device.
    Type: Grant
    Filed: September 4, 2012
    Date of Patent: March 7, 2017
    Assignee: CAVENDISH KINETICS, INC.
    Inventors: Robertus Petrus Van Kampen, Anartz Unamuno, Richard L. Knipe, Vikram Joshi, Roberto Gaddi, Toshiyuki Nagata
  • Publication number: 20140340814
    Abstract: In a MEMS device, the manner in which the membrane lands over the RF electrode can affect device performance. Bumps or stoppers placed over the RF electrode can be used to control the landing of the membrane and thus, the capacitance of the MEMS device. The shape and location of the bumps or stoppers can be tailored to ensure proper landing of the membrane, even when over-voltage is applied. Additionally, bumps or stoppers may be applied on the membrane itself to control the landing of the membrane on the roof or top electrode of the MEMS device.
    Type: Application
    Filed: September 4, 2012
    Publication date: November 20, 2014
    Applicant: CAVENDISH KINETICS, INC.
    Inventors: Robertus Petrus Van Kampen, Anartz Unamuno, Richard L. Knipe, Vikram Joshi, Roberto Gaddi, Toshiyuki Nagata
  • Patent number: 7638401
    Abstract: A method of forming a memory device (e.g., a DRAM) including array and peripheral circuitry. A plurality of undoped polysilicon gates 58 are formed. These gates 58 are classed into three groups; namely, first conductivity type peripheral gates 58p, second conductivity type peripheral gates 58n, and array gates 58a. The array gates 58a and the first conductivity type peripheral gates 58n are masked such that the second conductivity type peripheral gates 58p remain unmasked. A plurality of second conductivity type peripheral transistors can then be formed by doping each of the second conductivity type peripheral gates 58p, while simultaneously doping a first and a second source/drain region 84 adjacent each of the second conductivity type peripheral gates 58p. The second conductivity type peripheral gates 58p are then masked such that the first conductivity type peripheral gates 58n remain unmasked.
    Type: Grant
    Filed: January 10, 2008
    Date of Patent: December 29, 2009
    Assignee: Texas Instruments Incorporated
    Inventor: Toshiyuki Nagata
  • Publication number: 20080108191
    Abstract: A method of forming a memory device (e.g., a DRAM) including array and peripheral circuitry. A plurality of undoped polysilicon gates 58 are formed. These gates 58 are classed into three groups; namely, first conductivity type peripheral gates 58p, second conductivity type peripheral gates 58n, and array gates 58a. The array gates 58a and the first conductivity type peripheral gates 58n are masked such that the second conductivity type peripheral gates 58p remain unmasked. A plurality of second conductivity type peripheral transistors can then be formed by doping each of the second conductivity type peripheral gates 58p, while simultaneously doping a first and a second source/drain region 84 adjacent each of the second conductivity type peripheral gates 58p. The second conductivity type peripheral gates 58p are then masked such that the first conductivity type peripheral gates 58n remain unmasked.
    Type: Application
    Filed: January 10, 2008
    Publication date: May 8, 2008
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventor: Toshiyuki Nagata
  • Patent number: 7365529
    Abstract: A flexible semiconductor test structure that may be incorporated into a semiconductor device is provided. The test structure may include a plurality of test pads designed to physically stress conductive lines to which they are attached during thermal cycling. By utilizing test pads with different dimensions (lengths and/or widths), the effects of thermal stress generated by a plurality of conductive lines having corresponding different dimensions may be simulated.
    Type: Grant
    Filed: August 18, 2006
    Date of Patent: April 29, 2008
    Assignee: Applied Materials, Inc.
    Inventors: Naomi Yoshida, Toshiyuki Nagata
  • Patent number: 7339220
    Abstract: A method of forming a memory device (e.g., a DRAM) including array and peripheral circuitry. A plurality of undoped polysilicon gates 58 are formed. These gates 58 are classed into three groups; namely, first conductivity type peripheral gates 58p, second conductivity type peripheral gates 58n, and array gates 58a. The array gates 58a and the first conductivity type peripheral gates 58n are masked such that the second conductivity type peripheral gates 58p remain unmasked. A plurality of second conductivity type peripheral transistors can then be formed by doping each of the second conductivity type peripheral gates 58p, while simultaneously doping a first and a second source/drain region 84 adjacent each of the second conductivity type peripheral gates 58p. The second conductivity type peripheral gates 58p are then masked such that the first conductivity type peripheral gates 58n remain unmasked.
    Type: Grant
    Filed: November 4, 2002
    Date of Patent: March 4, 2008
    Assignee: Texas Instruments Incorporated
    Inventor: Toshiyuki Nagata
  • Publication number: 20070013363
    Abstract: A flexible semiconductor test structure that may be incorporated into a semiconductor device is provided. The test structure may include a plurality of test pads designed to physically stress conductive lines to which they are attached during thermal cycling. By utilizing test pads with different dimensions (lengths and/or widths), the effects of thermal stress generated by a plurality of conductive lines having corresponding different dimensions may be simulated.
    Type: Application
    Filed: August 18, 2006
    Publication date: January 18, 2007
    Inventors: Naomi Yoshida, Toshiyuki Nagata
  • Patent number: 7119571
    Abstract: A flexible semiconductor test structure that may be incorporated into a semiconductor device is provided. The test structure may include a plurality of test pads designed to physically stress conductive lines to which they are attached during thermal cycling. By utilizing test pads with different dimensions (lengths and/or widths), the effects of thermal stress generated by a plurality of conductive lines having corresponding different dimensions may be simulated.
    Type: Grant
    Filed: November 24, 2004
    Date of Patent: October 10, 2006
    Assignee: Applied Materials, Inc.
    Inventors: Naomi Yoshida, Toshiyuki Nagata
  • Publication number: 20060109022
    Abstract: A flexible semiconductor test structure that may be incorporated into a semiconductor device is provided. The test structure may include a plurality of test pads designed to physically stress conductive lines to which they are attached during thermal cycling. By utilizing test pads with different dimensions (lengths and/or widths), the effects of thermal stress generated by a plurality of conductive lines having corresponding different dimensions may be simulated.
    Type: Application
    Filed: November 24, 2004
    Publication date: May 25, 2006
    Inventors: Naomi Yoshida, Toshiyuki Nagata
  • Patent number: 6873001
    Abstract: In a DRAM array using a capacitor-under-bitline (CUB) layout, the plate layer of the capacitor is significantly reduced in area to reduce misalignments in connections between the bitline and the underlying transistors.
    Type: Grant
    Filed: June 10, 1999
    Date of Patent: March 29, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Toshiyuki Nagata, Hiroyuki Yoshida, Masayuki Moroi, Atsushi Satoh
  • Publication number: 20050030804
    Abstract: In a DRAM array using a capacitor-under-bitline (CUB) layout, the plate layer of the capacitor is significantly reduced in area to reduce misalignments in connections between the bitline and the underlying transistors.
    Type: Application
    Filed: September 7, 2004
    Publication date: February 10, 2005
    Inventors: Toshiyuki Nagata, Hiroyuki Yoshida, Masayuki Moroi, Atsushi Satoh
  • Patent number: 6580112
    Abstract: An open can-type stacked capacitor is fabricated by forming a conductive layer (30, 130) outwardly of a substantially uneven surface (12, 112). A step (50, 150) is formed in an outer surface (32, 132) of the conductive layer (30, 130). A base (72, 172, 202) of a first electrode (70, 170, 200) is formed by removing a predetermined thickness (66, 166) of at least part of the conductive layer (30, 130). The base (72, 172, 202) is made of a portion of the conductive layer (30, 130) underlying the step (50, 150) by the predetermined thickness (66, 166). A sidewall (74, 174) of the first electrode (70, 170, 200) is formed. A dielectric layer (80) is formed outwardly of the first electrode (70, 170, 200). A second electrode (82) of the capacitor is formed outwardly of the dielectric layer (80).
    Type: Grant
    Filed: May 15, 2001
    Date of Patent: June 17, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Yoichi Miyai, Masayuki Moroi, Katsushi Boku, Toshiyuki Nagata
  • Patent number: D733911
    Type: Grant
    Filed: December 30, 2013
    Date of Patent: July 7, 2015
    Assignee: Hamamatsu Photonics K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Hiroki Oyama, Yoshihiro Maruyama, Toshiyuki Nagata, Noriyasu Ito, Hisashi Takamori
  • Patent number: D733913
    Type: Grant
    Filed: December 30, 2013
    Date of Patent: July 7, 2015
    Assignee: HAMAMATSU PHOTONICS K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Hiroki Oyama, Yoshihiro Maruyama, Toshiyuki Nagata, Noriyasu Ito, Hisashi Takamori
  • Patent number: D825360
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: August 14, 2018
    Assignee: HAMAMATSU PHOTONICS K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Yoshihiro Maruyama, Mitsuhiro Ito, Toshiyuki Nagata, Hisashi Takamori
  • Patent number: D835798
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: December 11, 2018
    Assignee: HAMAMATSU PHOTONICS K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Yoshihiro Maruyama, Mitsuhiro Ito, Toshiyuki Nagata, Hisashi Takamori
  • Patent number: D835802
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: December 11, 2018
    Assignee: HAMAMATSU PHOTONICS K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Yoshihiro Maruyama, Mitsuhiro Ito, Toshiyuki Nagata, Hisashi Takamori
  • Patent number: D835803
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: December 11, 2018
    Assignee: HAMAMATSU PHOTONICS K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Yoshihiro Maruyama, Mitsuhiro Ito, Toshiyuki Nagata, Hisashi Takamori
  • Patent number: D838002
    Type: Grant
    Filed: September 30, 2016
    Date of Patent: January 8, 2019
    Assignee: HAMAMATSU PHOTONICS K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Yoshihiro Maruyama, Mitsuhiro Ito, Toshiyuki Nagata, Hisashi Takamori
  • Patent number: D888277
    Type: Grant
    Filed: May 9, 2018
    Date of Patent: June 23, 2020
    Assignee: HAMAMATSU PHOTONICS K.K.
    Inventors: Masashi Ito, Katsumi Shibayama, Kazuto Ofuji, Yoshihiro Maruyama, Mitsuhiro Ito, Toshiyuki Nagata, Hisashi Takamori