Patents by Inventor Tze-Chiang Chen

Tze-Chiang Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20020115240
    Abstract: The present invention provides various methods for forming a ground-plane SOI device which comprises at least a field effect transistor formed on a top Si-containing surface of a silicon-on-insulator (SOI) wafer; and an oxide region present beneath the field effect transistor, located in an area between source and drain regions which are formed in said SOI wafer, said oxide region is butted against shallow extensions formed in said SOI wafer, and is laterally adjacent to said source and drain regions.
    Type: Application
    Filed: February 20, 2001
    Publication date: August 22, 2002
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Fariborz Assaderaghi, Tze-Chiang Chen, K. Paul Muller, Edward Joseph Nowak, Devendra Kumar Sadana, Ghavam G. Shahidi
  • Patent number: 6432754
    Abstract: The present invention provides various methods for forming a ground-plane SOI device which comprises at least a field effect transistor formed on a top Si-containing surface of a silicon-on-insulator (SOI) wafer; and an oxide region present beneath the field effect transistor, located in an area between source and drain regions which are formed in said SOI wafer, said oxide region is butted against shallow extensions formed in said SOI wafer, and is laterally adjacent to said source and drain regions.
    Type: Grant
    Filed: February 20, 2001
    Date of Patent: August 13, 2002
    Assignee: International Business Machines Corporation
    Inventors: Fariborz Assaderaghi, Tze-Chiang Chen, K. Paul Muller, Edward Joseph Nowak, Devendra Kumar Sadana, Ghavam G. Shahidi
  • Patent number: 6426252
    Abstract: A silicon on insulator (SOI) dynamic random access memory (DRAM) cell, array and method of manufacture. The memory cell includes a vertical access transistor above a trench storage capacitor in a layered wafer. A buried oxide (BOX) layer formed in a silicon wafer isolates an SOI layer from a silicon substrate. Deep trenches are etched through the upper surface SOI layer, the BOX layer and into the substrate. Each trench capacitor is formed in the substrate and, the access transistor is formed on a sidewall of the SOI layer. Recesses are formed in the BOX layer at the SOI layer. A polysilicon strap recessed in the BOX layer connects each polysilicon storage capacitor plate to a self-aligned contact at the source of the access transistor. Dopant is implanted into the wafer to define device regions. Access transistor gates are formed along the SOI layer sidewalls. Shallow trenches are formed and filled with insulating material to isolate cells from adjacent cells.
    Type: Grant
    Filed: October 25, 1999
    Date of Patent: July 30, 2002
    Assignee: International Business Machines Corporation
    Inventors: Carl J. Radens, Gary B. Bronner, Tze-chiang Chen, Bijan Davari, Jack A. Mandelman, Dan Moy, Devendra K. Sadana, Ghavam Ghavami Shahidi, Scott R. Stiffler
  • Publication number: 20020090768
    Abstract: A ground-plane SOI device including at least a gate region that is formed on a top Si-containing layer of a SOI wafer, said top Si-containing layer being formed on a non-planar buried oxide layer, wherein said non-planar buried oxide layer has a thickness beneath the gate region that is thinner than corresponding oxide layers that are formed in regions not beneath said gate region as well as a method of fabricating the same are provided.
    Type: Application
    Filed: January 9, 2001
    Publication date: July 11, 2002
    Inventors: Fariborz Assaderaghi, Tze-chiang Chen, K. Paul Muller, Edward J. Nowak, Devendra K. Sadana, Ghavam G. Shahidi
  • Patent number: 6319794
    Abstract: A shallow trench isolation structure for a semiconductor device and the method for manufacturing the shallow trench isolation device within a semiconductor substrate. The shallow trench isolation structure is divot-free and includes un-annealed dielectric material as the trench fill material. The intersection of the structure and the semiconductor surface in which it is formed, is free of silicon nitride, but the isolation structure may include a silicon nitride liner which is within the trench and recessed below the semiconductor surface.
    Type: Grant
    Filed: October 14, 1998
    Date of Patent: November 20, 2001
    Assignee: International Business Machines Corporation
    Inventors: Hiroyuki Akatsu, Tze-Chiang Chen, Laertis Economikos, Herbert L. Ho, Richard Kleinhenz, Jack A. Mandelman, Wesley C. Natzle
  • Patent number: 6271578
    Abstract: Crack stops for substantially preventing cracks and chips produced along the dicing channel from spreading into the active areas of the ICs are described. The crack stops are formed by creating discontinuities in the thickness of the dielectric layer in the dicing channel near the chip edges. The discontinuities can result in increasing and/or decreasing the thickness of the dielectric layer.
    Type: Grant
    Filed: December 22, 1998
    Date of Patent: August 7, 2001
    Assignees: Siemens Aktiengesellschaft, International Business Machines Corporation
    Inventors: Alexander R. Mitwalsky, Tze-Chiang Chen
  • Patent number: 6194736
    Abstract: Reduced scale structures of improved reliability and/or increased composition options are enabled by the creation and use of quantum conductive recrystallization barrier layers. The quantum conductive layers are preferably used in trench capacitors to act as recrystallization barriers.
    Type: Grant
    Filed: December 17, 1998
    Date of Patent: February 27, 2001
    Assignees: International Business Machines Corporation, Infineon Technologies North America Corp.
    Inventors: Susan E. Chaloux, Tze-Chiang Chen, Johnathan E. Faltermeier, Ulrike Gruening, Rajarao Jammy, Jack A. Mandelman, Christopher C. Parks, Paul C. Parries, Paul A. Ronsheim, Yun-Yu Wang
  • Patent number: 6084287
    Abstract: Crack stops for substantially preventing cracks and chips produced along the dicing channel from spreading into the active areas of the ICs are described. The crack stops are formed by creating discontinuities in the thickness of the dielectric layer in the dicing channel near the chip edges. The discontinuities can result in increasing and/or decreasing the thickness of the dielectric layer.
    Type: Grant
    Filed: December 22, 1998
    Date of Patent: July 4, 2000
    Assignees: Siemens Aktiengesellschaft, International Business Machines Corporation
    Inventors: Alexander R. Mitwalsky, Tze-Chiang Chen
  • Patent number: 6025639
    Abstract: Crack stops for substantially preventing cracks and chips produced along the dicing channel from spreading into the active areas of the ICs are described. The crack stops are formed by creating discontinuities in the thickness of the dielectric layer in the dicing channel near the chip edges. The discontinuities can result in increasing and/or decreasing the thickness of the dielectric layer.
    Type: Grant
    Filed: April 16, 1998
    Date of Patent: February 15, 2000
    Assignees: Siemens Aktiengesellschaft, International Business Machines Corporation
    Inventors: Alexander R. Mitwalsky, Tze-Chiang Chen
  • Patent number: 5789302
    Abstract: Crack stops for substantially preventing cracks and chips produced along the dicing channel from spreading into the active areas of the ICs are described. The crack stops are formed by creating discontinuities in the thickness of the dielectric layer in the dicing channel near the chip edges. The discontinuities can result in increasing and/or decreasing the thickness of the dielectric layer.
    Type: Grant
    Filed: March 24, 1997
    Date of Patent: August 4, 1998
    Assignees: Siemens Aktiengesellschaft, International Business Machines Corporation
    Inventors: Alexander R. Mitwalsky, Tze-Chiang Chen
  • Patent number: 5266505
    Abstract: An image reversal process for self-aligned implants in which a mask opening and plug in the opening are used to enable one implant in the mask opening, another self-aligned implant in the region surrounding the opening, and a self-aligned electrode to be formed in the opening.
    Type: Grant
    Filed: December 22, 1992
    Date of Patent: November 30, 1993
    Assignee: International Business Machines Corporation
    Inventors: David C. Ahlgren, Shao-Fu S. Chu, Mary J. Saccamango, David A. Sunderland, Tze-Chiang Chen
  • Patent number: 5185276
    Abstract: A method for improving the low temperature current gain of silicon bipolar transistors by implanting a first and a second impurity of the same conductivity type into the base region to provide a high doping level base that increases bandgap narrowing without decreasing freeze-out activation energy. The second impurity is selected to have a higher ionization energy that that of the first impurity. The second impurity thereby freezes out sooner than the first impurity resulting in the freeze-out activation energy being equal to or greater than the energy with only the first impurity.
    Type: Grant
    Filed: April 23, 1991
    Date of Patent: February 9, 1993
    Assignee: International Business Machines Corporation
    Inventors: Tze-Chiang Chen, John D. Cressler
  • Patent number: 5117271
    Abstract: This invention relates to a bipolar transistor which incorporates, in a raised base regime, an emitter, collector pedestal and intrinsic and extrinsic bases all of which are self-aligned. The invention also relates to a process for fabricating such devices which obtains the self-alignment of the above mentioned elements using a single lithographic and masking step. The structure of the transistor, in addition to having the self-aligned elements, incorporates a composite dielectric isolation layer which not only permits the carrying out of a number of functions during device fabrication but also provides for desired electrical characteristics during device operation. The composite isolation layer consists of an oxide layer adjacent the semiconductor surface; a nitride layer on the oxide layer and an oxide layer on the nitride layer in the final structure of the device.
    Type: Grant
    Filed: December 7, 1990
    Date of Patent: May 26, 1992
    Assignee: International Business Machines Corporation
    Inventors: James H. Comfort, Tze-Chiang Chen, Pong-Fei Lu, Bernard S. Meyerson, Yuan-Chen Sun, Denny D. Tang
  • Patent number: 5106767
    Abstract: This invention relates to a bipolar transistor which incorporates, in a raised base regime, an emitter, collector pedestal and intrinsic and extrinsic bases all of which are self-aligned. The invention also relates to a process for fabricating such devices which obtains the self-alignment of the above mentioned elements using a single lithographic and masking step. The structure of the transistor, in addition to having the self-algined elements, incorporates a composite dielectric isolation layer which not only permits the carrying out of a number of functions during device fabrication but also provides for desired electrical characteristics during device operation. The composite isolation layer consists of an oxide layer adjacent the semiconductor surface; a nitride layer on the oxide layer and an oxide layer on the nitride layer in the final structure of the device.
    Type: Grant
    Filed: April 10, 1991
    Date of Patent: April 21, 1992
    Assignee: International Business Machines Corporation
    Inventors: Janes H. Comfort, Tze-Chiang Chen, Pong-Fei Lu, Bernard S. Meyerson, Yuan-Chen Sun, Denny D. Tang
  • Patent number: 5017990
    Abstract: The invention relates to a bipolar transistor structure which includes a layer of semiconductor material having a single crystal raised base, a single crystal or polycrystalline emitter and adjacent polycrystalline regions which provide an electrical connection to the emitter. The invention also relates to the method of fabricating such a structure and includes the step of depositing a conformal layer of semiconductor material of one conductivity type over a region of opposite conductivity and over insulation such that single crystal and polycrystalline regions form over single crystal material and insulation, respectively. In a subsequent step, a layer of opposite conductivity type semiconductor material is deposited on the first layer forming single crystal or polycrystalline material over single crystal and polycrystalline material over polycrystalline.
    Type: Grant
    Filed: December 1, 1989
    Date of Patent: May 21, 1991
    Assignee: International Business Machines Corporation
    Inventors: Tze-Chiang Chen, Ching-Te Kent Chuang, Guann-Pyng Li, Tak Hung Ning