Patents by Inventor Xu Yi

Xu Yi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9543354
    Abstract: Various optoelectronic modules are described that include an optoelectronic device (e.g., a light emitting or light detecting element) and a transparent cover. Non-transparent material is provided on the sidewalls of the transparent cover, which, in some implementations, can help reduce light leakage from the sides of the transparent cover or can help prevent stray light from entering the module. Fabrication techniques for making the modules also are described.
    Type: Grant
    Filed: July 24, 2014
    Date of Patent: January 10, 2017
    Assignee: Heptagon Micro Optics Pte. Ltd.
    Inventors: Hartmut Rudmann, Simon Gubser, Susanne Westenhöfer, Stephan Heimgartner, Jens Geiger, Sonja Hanselmann, Christoph Friese, Xu Yi, Thng Chong Kim, John A. Vidallon, Ji Wang, Qi Chuan Yu, Kam Wah Leong
  • Patent number: 9450673
    Abstract: A microwave-frequency source at frequency fM comprises: a dual optical-frequency reference source, an electro-optic sideband generator, an optical bandpass filter, an optical detector, a reference oscillator, an electrical circuit, and a voltage-controlled oscillator (VCO). The sideband generator modulates dual optical reference signals at v2 and v1 to generate sideband signals at v1±n1fM and v2±n2fM. The bandpass filter transmits sideband signals at v1+N1fM and v2?N2fM. The optical detector generates a beat note at (v2?N2fM)?(v1+N1fM). The beat note and a reference oscillator signal are processed by the circuit to generate a loop-filtered error signal to input to the VCO. Output of the VCO at fM drives the sideband generator and forms the microwave-frequency output signal. The resultant frequency division results in reduced phase noise on the microwave-frequency signal.
    Type: Grant
    Filed: January 26, 2015
    Date of Patent: September 20, 2016
    Assignees: CALIFORNIA INSTITUTE OF TECHNOLOGY, THE UNITED STATES OF AMERICA, AS REPRESENTED BY THE SECRETARY OF COMMERCE, THE NATIONAL INSTITUTE OF STANDARDS AND TECHNOLOGY
    Inventors: Kerry Vahala, Scott Diddams, Jiang Li, Xu Yi, Hansuek Lee
  • Publication number: 20150325613
    Abstract: Optoelectronic modules include an optoelectronic device and a transparent cover. A non-transparent material is provided on the sidewalls of the transparent cover, which can help reduce light leakage from the sides of the transparent cover or can help reduce stray light from entering the module. The modules can be fabricated, for example, in wafer-level processes. In some implementations, openings such as trenches are formed in a transparent wafer. The trenches then can be filled with a non-transparent material using, for example, a vacuum injection tool. When a wafer-stack including the trench-filled transparent wafer subsequently is separated into individual modules, the result is that each module can include a transparent cover having sidewalls that are covered by the non-transparent material.
    Type: Application
    Filed: June 18, 2015
    Publication date: November 12, 2015
    Inventors: Hartmut Rudmann, Simon Gubser, Susanne Westenhöfer, Stephan Heimgartner, Jens Geiger, Xu Yi, Thng Chong Kim, John A. Vidallon, Ji Wang, Qi Chuan Yu, Kam Wah Leong
  • Publication number: 20150236784
    Abstract: A microwave-frequency source at frequency fM comprises: a dual optical-frequency reference source, an electro-optic sideband generator, an optical bandpass filter, an optical detector, a reference oscillator, an electrical circuit, and a voltage-controlled oscillator (VCO). The sideband generator modulates dual optical reference signals at v2 and v1 to generate sideband signals at v1±n1fM and v2±n2fM. The bandpass filter transmits sideband signals at v1+N1fM and v2?N2fM. The optical detector generates a beat note at (v2?N2fM)?(v1+N1fM). The beat note and a reference oscillator signal are processed by the circuit to generate a loop-filtered error signal to input to the VCO. Output of the VCO at fM drives the sideband generator and forms the microwave-frequency output signal. The resultant frequency division results in reduced phase noise on the microwave-frequency signal.
    Type: Application
    Filed: January 26, 2015
    Publication date: August 20, 2015
    Inventors: Kerry Vahala, Scott Diddams, Jiang Li, Xu Yi, Hansuek Lee
  • Patent number: 9094593
    Abstract: Optoelectronic modules include an optoelectronic device and a transparent cover. A non-transparent material is provided on the sidewalls of the transparent cover, which can help reduce light leakage from the sides of the transparent cover or can help reduce stray light from entering the module. The modules can be fabricated, for example, in wafer-level processes. In some implementations, openings such as trenches are formed in a transparent wafer. The trenches then can be filled with a non-transparent material using, for example, a vacuum injection tool. When a wafer-stack including the trench-filled transparent wafer subsequently is separated into individual modules, the result is that each module can include a transparent cover having sidewalls that are covered by the non-transparent material.
    Type: Grant
    Filed: July 24, 2014
    Date of Patent: July 28, 2015
    Assignee: Heptagon Micro Optics Pte. Ltd.
    Inventors: Hartmut Rudmann, Simon Gubser, Susanne Westenhöfer, Stephan Heimgartner, Jens Geiger, Xu Yi, Thng Chong Kim, John A. Vidallon, Ji Wang, Qi Chuan Yu, Kam Wah Leong
  • Publication number: 20150034975
    Abstract: Various optoelectronic modules are described that include an optoelectronic device (e.g., a light emitting or light detecting element) and a transparent cover. Non-transparent material is provided on the sidewalls of the transparent cover, which, in some implementations, can help reduce light leakage from the sides of the transparent cover or can help prevent stray light from entering the module. Fabrication techniques for making the modules also are described.
    Type: Application
    Filed: July 24, 2014
    Publication date: February 5, 2015
    Inventors: Hartmut Rudmann, Simon Gubser, Susanne Westenhöfer, Stephan Heimgartner, Jens Geiger, Sonja Hanselmann, Christoph Friese, Xu Yi, Thng Chong Kim, John A. Vidallon, Ji Wang, Qi Chuan Yu, Kam Wah Leong
  • Publication number: 20150036046
    Abstract: Optoelectronic modules include an optoelectronic device and a transparent cover. A non-transparent material is provided on the sidewalls of the transparent cover, which can help reduce light leakage from the sides of the transparent cover or can help reduce stray light from entering the module. The modules can be fabricated, for example, in wafer-level processes. In some implementations, openings such as trenches are formed in a transparent wafer. The trenches then can be filled with a non-transparent material using, for example, a vacuum injection tool. When a wafer-stack including the trench-filled transparent wafer subsequently is separated into individual modules, the result is that each module can include a transparent cover having sidewalls that are covered by the non-transparent material.
    Type: Application
    Filed: July 24, 2014
    Publication date: February 5, 2015
    Inventors: Hartmut Rudmann, Simon Gubser, Susanne Westenhöfer, Stephan Heimgartner, Jens Geiger, Xu Yi, Thng Chong Kim, John A. Vidallon, Ji Wang, Qi Chuan Yu, Kam Wah Leong
  • Patent number: 7060613
    Abstract: A semiconductor chip having an exposed metal terminating pad thereover, and a separate substrate having a corresponding exposed metal bump thereover are provided. A conducting polymer plug is formed over the exposed metal terminating pad. A conforming interface layer is formed over the conducting polymer plug. The conducting polymer plug of the semiconductor chip is aligned with the corresponding metal bump. The conforming interface layer over the conducting polymer plug is mated with the corresponding metal bump. The conforming interface layer is thermally decomposed, adhering and permanently attaching the conducting polymer plug with the corresponding metal bump. Methods of forming and patterning a nickel carbonyl layer are also disclosed.
    Type: Grant
    Filed: November 15, 2004
    Date of Patent: June 13, 2006
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Simon Chooi, Yakub Aliyu, Mei Sheng Zhou, John Sudijono, Subhash Gupta, Sudipto Roy, Paul Ho, Xu Yi
  • Patent number: 6813796
    Abstract: A new apparatus is provided that can be applied to clean outer edges of semiconductor substrates. Under the first embodiment of the invention, a brush is mounted on the surface of the substrate around the periphery of the substrate, chemicals are fed to the surface that is being cleaned by means of a hollow core on which the cleaning brush is mounted. The surface that is being cleaned rotates at a relatively high speed thereby causing the chemicals that are deposited on this surface (by the brush) to remain in the edge of the surface. Under the second embodiment of the invention, a porous roller is mounted between a chemical reservoir and the surface that is being cleaned, the surface that is being cleaned rotates at a relatively high speed. The chemicals that are deposited by the interfacing porous roller onto the surface that is being cleaned therefore remain at the edge of this surface thereby causing optimum cleaning action of the edge of the surface.
    Type: Grant
    Filed: February 3, 2003
    Date of Patent: November 9, 2004
    Assignee: Chartered Semiconductor
    Inventors: Sudipto Ranendra Roy, Subhash Gupta, Simon Chooi, Xu Yi, Yakub Aliyu, Mei Sheng Zhou, John Leonard Sudijono, Paul Kwok Keung Ho
  • Patent number: 6730591
    Abstract: A method of forming interconnect structures in a semiconductor device, comprising the following steps. A semiconductor structure is provided. In the first embodiment, at least one metal line is formed over the semiconductor structure. A silicon-rich carbide barrier layer is formed over the metal line and semiconductor structure. Finally, a dielectric layer, that may be fluorinated, is formed over the silicon-rich carbide layer. In the second embodiment, at least one fluorinated dielectric layer, that may be fluorinated, is formed over the semiconductor structure. The dielectric layer is patterned to form an opening therein. A silicon-rich carbide barrier layer is formed within the opening. A metallization layer is deposited over the structure, filling the silicon-rich carbide barrier layer lined opening. Finally, the metallization layer may be planarized to form a planarized metal structure within the silicon-rich carbide barrier layer lined opening.
    Type: Grant
    Filed: July 1, 2002
    Date of Patent: May 4, 2004
    Assignees: Chartered Semiconductor Manufactoring Ltd., Institute of Microelectronics
    Inventors: Licheng Han, Xu Yi, Simon Chooi, Mei Sheng Zhou, Joseph Zhifeng Xie
  • Publication number: 20030140943
    Abstract: A new apparatus is provided that can be applied to clean outer edges of semiconductor substrates. Under the first embodiment of the invention, a brush is mounted on the surface of the substrate around the periphery of the substrate, chemicals are fed to the surface that is being cleaned by means of a hollow core on which the cleaning brush is mounted. The surface that is being cleaned rotates at a relatively high speed thereby causing the chemicals that are deposited on this surface (by the brush) to remain in the edge of the surface. Under the second embodiment of the invention, a porous roller is mounted between a chemical reservoir and the surface that is being cleaned, the surface that is being cleaned rotates at a relatively high speed. The chemicals that are deposited by the interfacing porous roller onto the surface that is being cleaned therefore remain at the edge of this surface thereby causing optimum cleaning action of the edge of the surface.
    Type: Application
    Filed: February 3, 2003
    Publication date: July 31, 2003
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
    Inventors: Sudipto Ranendra Roy, Subhash Gupta, Simon Chooi, Xu Yi, Yakub Aliyu, Mei Sheng Zhou, John Leonard Sudijono, Paul Kwok Keung Ho
  • Patent number: 6540841
    Abstract: A new method and apparatus is provided that can be applied to clean outer edges of semiconductor substrates. Under the first embodiment of the invention, a brush is mounted on the surface of the substrate around the periphery of the substrate, chemicals are fed to the surface that is being cleaned by means of a hollow core on which the cleaning brush is mounted. The surface that is being cleaned rotates at a relatively high speed thereby causing the chemicals that are deposited on this surface (by the brush) to remain in the edge of the surface. Under the second embodiment of the invention, a porous roller is mounted between a chemical reservoir and the surface that is being cleaned, the surface that is being cleaned rotates at a relatively high speed. The chemicals that are deposited by the interfacing porous roller onto the surface that is being cleaned therefore remain at the edge of this surface thereby causing optimum cleaning action of the edge of the surface.
    Type: Grant
    Filed: June 30, 2000
    Date of Patent: April 1, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Sudipto Ranendra Roy, Subhash Gupta, Simon Chooi, Xu Yi, Yakub Aliyu, Mei Sheng Zhou, John Leonard Sudijono, Paul Kwok Keung Ho
  • Publication number: 20020164872
    Abstract: A method of forming interconnect structures in a semiconductor device, comprising the following steps. A semiconductor structure is provided. In the first embodiment, at least one metal line is formed over the semiconductor structure. A silicon-rich carbide barrier layer is formed over the metal line and semiconductor structure. Finally, a dielectric layer, that may be fluorinated, is formed over the silicon-rich carbide layer. In the second embodiment, at least one fluorinated dielectric layer, that may be fluorinated, is formed over the semiconductor structure. The dielectric layer is patterned to form an opening therein. A silicon-rich carbide barrier layer is formed within the opening. A metallization layer is deposited over the structure, filling the silicon-rich carbide barrier layer lined opening. Finally, the metallization layer may be planarized to form a planarized metal structure within the silicon-rich carbide barrier layer lined opening.
    Type: Application
    Filed: July 1, 2002
    Publication date: November 7, 2002
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
    Inventors: Licheng Han, Xu Yi, Simon Chooi, Mei Sheng Zhou, Joseph Zhifeng Xie
  • Patent number: 6429129
    Abstract: A method of forming interconnect structures in a semiconductor device, comprising the following steps. A semiconductor structure is provided. In the first embodiment, at least one metal line is formed over the semiconductor structure. A silicon-rich carbide barrier layer is formed over the metal line and semiconductor structure. Finally, a dielectric layer, that may be fluorinated, is formed over the silicon-rich carbide layer. In the second embodiment, at least one fluorinated dielectric layer, that may be fluorinated, is formed over the semiconductor structure. The dielectric layer is patterned to form an opening therein. A silicon-rich carbide barrier layer is formed within the opening. A metallization layer is deposited over the structure, filling the silicon-rich carbide barrier layer lined opening. Finally, the metallization layer may be planarized to form a planarized metal structure within the silicon-rich carbide barrier layer lined opening.
    Type: Grant
    Filed: June 16, 2000
    Date of Patent: August 6, 2002
    Assignees: Chartered Semiconductor Manufacturing Ltd., Institute of Microelectronics
    Inventors: Licheng Han, Xu Yi, Simon Chooi, Mei Sheng Zhou, Joseph Zhifeng Xie
  • Patent number: 6424044
    Abstract: A method of forming a boron carbide layer for use as a barrier and an etch-stop layer in a copper dual damascene structure, and the structure itself are disclosed. In addition to providing a good barrier to copper diffusion, good insulating properties, high etch selectivity with respect to dielectric insulators, boron carbide also provides good electrical characteristics because of its low dielectric constant of less than 5. The amorphous boron carbide is formed in a PECVD chamber by introducing a boron source gas such as B2H6, B5H9+, and carbon source gas such as CH4 and C2H6 at a deposition temperature of about 400° C. Any one, or any combination of the passivation, etch-stop, cap layers of the damascene structure can comprise boron carbide.
    Type: Grant
    Filed: January 18, 2002
    Date of Patent: July 23, 2002
    Assignees: Chartered Semiconductor Manufacturing Ltd., Institute of Microelectronics
    Inventors: Licheng M. Han, Xu Yi, Joseph Zhifeng Xie, Mei Sheng Zhou, Simon Chooi
  • Patent number: 6375857
    Abstract: A new method is provided for the creation of a fuse. A layer of metal is first deposited, the layer of metal is patterned and etched creating a metal strip that is interrupted by a gap. The fusing function is created in the gap, the interrupted metal strip serves as the connectors to the fuse. A layer of conducting conjugated polymer is deposited over the metal strip and the therein created gap, the polymer is etched back leaving the deposited polymer in the gap between the two metal strips.
    Type: Grant
    Filed: April 3, 2000
    Date of Patent: April 23, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chit Hwei Ng, Xu Yi, Sanford Chu
  • Patent number: 6365508
    Abstract: A new method to avoid post-etch cleaning in a metallization process is described. An insulating layer is formed over a first metal line in a dielectric layer overlying a semiconductor substrate. A via opening is etched through the insulating layer to the first metal line whereby a polymer forms on sidewalls of the via opening. The polymer is treated with a fluorinating agent whereby the polymer is converted to an inert layer. Thereafter, a second metal line is formed within the via opening wherein the inert layer acts is as a barrier layer to complete the metallization process in the fabrication of an integrated circuit device.
    Type: Grant
    Filed: July 18, 2000
    Date of Patent: April 2, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Mei Sheng Zhou, John Sudijono, Subhash Gupta, Sudipto Roy, Paul Ho, Xu Yi, Simon Chooi, Yakub Aliyu
  • Patent number: 6358821
    Abstract: A method of preventing copper transport on a semiconductor wafer, comprising the following steps. A semiconductor wafer having a front side and a backside is provided. Metal, selected from the group comprising aluminum, aluminum-copper, aluminum-silicon, and aluminum-copper-silicon is sputtered on the backside of the wafer to form a layer of metal. The back side sputtered aluminum layer may be partially oxidized at low temperature to further decrease the copper penetration possibility and to also provide greater flexibility in subsequent copper interconnect related processing. Once the back side layer is in place, the wafer can be processed as usual. The sputtered back side aluminum layer can be removed during final backside grinding.
    Type: Grant
    Filed: July 19, 2000
    Date of Patent: March 19, 2002
    Assignee: Chartered Semiconductor Manufacturing Inc.
    Inventors: Subhash Gupta, Simon Chooi, Sudipto Ranendra Roy, Paul Kwok Keung Ho, Xu Yi, Yakub Aliyu, Mei Sheng Zhou, John Leonard Sudijono
  • Patent number: 6340608
    Abstract: A semiconductor chip having an exposed metal terminating pad thereover, and a separate substrate having a corresponding exposed metal track thereover are provided. A metal bump is formed over the exposed metal terminating pad. A photosensitive resin plug is formed over the metal bump. The metal bump of the semiconductor chip is aligned with the corresponding metal track on the separate substrate. The photosensitive resin plug over the metal bump is mated with the corresponding the metal track. The photosensitive resin plug is exposed to UV light to cure the photosensitive resin plug, permanently attaching the metal bump of the semiconductor chip to the corresponding metal track of the separate substrate.
    Type: Grant
    Filed: July 7, 2000
    Date of Patent: January 22, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Simon Chooi, Yakub Aliyu, Mei Sheng Zhou, John Sudijono, Subhash Gupta, Sudipto Ranendra Roy, Paul Ho, Xu Yi
  • Patent number: 6261942
    Abstract: A method for introducing air into the gaps between neighboring conducting structures in a microelectronics fabrication in order to reduce the capacitative coupling between them. A patterned metal layer is deposited on a substrate. The layer is lined with a CVD-oxide. A disposable gap-filling material is deposited over the lined metal layer. A two layer “air-bridge” is formed over the gap-fill by depositing a layer of TiN over a layer of CVD-oxide. This structure is rendered porous by several chemical processes. An oxygen plasma is passed through the porous air-bridge to react with and dissolve the gap-fill beneath it. The reaction products escape through the porous air-bridge resulting in air-filled gaps.
    Type: Grant
    Filed: January 24, 2000
    Date of Patent: July 17, 2001
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Mei Sheng Zhou, Simon Chooi, Xu Yi