Patents by Inventor Xuan Lin

Xuan Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140322912
    Abstract: A method and composition for metallizing a via feature in a semiconductor integrated circuit device substrate, using a leveler compound which is a dipyridyl compound.
    Type: Application
    Filed: July 8, 2014
    Publication date: October 30, 2014
    Applicant: Enthone Inc.
    Inventors: Vincent Paneccasio, JR., Xuan Lin, Richard Hurtubise, Qingyun Chen
  • Patent number: 8771495
    Abstract: A method and composition for metallizing a via feature in a semiconductor integrated circuit device substrate, using a leveler compound which is a dipyridyl compound.
    Type: Grant
    Filed: March 5, 2013
    Date of Patent: July 8, 2014
    Assignee: Enthone Inc.
    Inventors: Vincent Paneccasio, Jr., Xuan Lin, Richard Hurtubise, Qingyun Chen
  • Publication number: 20140183334
    Abstract: An image sensor for light field devices includes a plurality of sub-microlenses, a space layer, and a plurality of main microlenses. The space layer is disposed on the sub-microlenses, and the main microlenses are disposed on the space layer. The diameter of each of the main microlenses exceeds that of each of the sub-microlenses.
    Type: Application
    Filed: January 3, 2013
    Publication date: July 3, 2014
    Applicant: VisEra Technologies Company Limited
    Inventors: Wei-Ko WANG, Chin-Ching CHANG, Chia-Hui WU, Chien-Hsiung HUANG, Cheng-Xuan LIN, Chieh-Yuan CHENG, Chang Wei CHEN
  • Publication number: 20140138519
    Abstract: An image-sensing apparatus is provided. The image-sensing apparatus includes: an optical filter array including a two-band passing filter and an infrared filter; an RGB pixel array placed below the two-band passing filter; and a TOF pixel array adjacent to the RGB pixel array and placed below the two-band passing filter and the infrared filter, wherein a combination of the two-band passing filter and the infrared passing filter permits only the incident light in the infrared region to pass to the ToF pixel array.
    Type: Application
    Filed: November 20, 2012
    Publication date: May 22, 2014
    Inventors: Wei-Ko WANG, Chin-Ching CHANG, Chia-Hui WU, Chien-Hsiung HUANG, Cheng-Xuan LIN, Chang Wei CHEN
  • Publication number: 20140120722
    Abstract: A process for metalizing a through silicon via feature in a semiconductor integrated circuit device, the process including, during the filling cycle, reversing the polarity of circuit for an interval to generate an anodic potential at said metalizing substrate and desorb leveler from the copper surface within the via, followed by resuming copper deposition by re-establishing the surface of the copper within the via as the cathode in the circuit, thereby yielding a copper filled via feature.
    Type: Application
    Filed: January 26, 2012
    Publication date: May 1, 2014
    Applicant: ENTHONE INC.
    Inventors: Thomas B. Richardson, Joseph A. Abys, Wenbo Shao, Chen Wang, Vincent Paneccasio, JR., Cai Wang, Xuan Lin, Theodore Antonellis
  • Publication number: 20140102909
    Abstract: A method and composition for electroplating Cu onto a substrate in the manufacture of a microelectronic device involving and electrolytic solution containing a source of Cu ions and a quaternized pyridinium salt compound for leveling.
    Type: Application
    Filed: December 17, 2013
    Publication date: April 17, 2014
    Applicant: ENTHONE INC.
    Inventors: Vincent Paneccasio, JR., Richard Hurtubise, Xuan Lin, Paul Figura
  • Publication number: 20140097538
    Abstract: An approach for forming a semiconductor device is provided. In general, the device is formed by providing a metal layer, a cap layer over the metal layer, and an ultra low k layer over the cap layer. A via is then formed through the ultra low k layer and the cap layer. Once the via is formed, a barrier layer (e.g., cobalt (Co), tantalum (Ta), cobalt-tungsten-phosphide (CoWP), or other metal capable of acting as a copper (CU) diffusion barrier) is selectively applied to a bottom surface of the via. A liner layer (e.g., manganese (MN) or aluminum (AL)) is then applied to a set of sidewalls of the via. The via may then be filled with a subsequent metal layer (with or without a seed layer), and the device may the then be further processed (e.g., annealed).
    Type: Application
    Filed: October 10, 2012
    Publication date: April 10, 2014
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Larry Zhao, Ming He, Xunyuan Zhang, Sean Xuan Lin
  • Patent number: 8608933
    Abstract: A method and composition for electroplating Cu onto a substrate in the manufacture of a microelectronic device. The plating composition comprises an electrolytic solution containing a source of Cu ions and a substituted pyridyl polymer compound for leveling.
    Type: Grant
    Filed: August 22, 2011
    Date of Patent: December 17, 2013
    Assignee: Enthone Inc.
    Inventors: Vincent Paneccasio, Jr., Richard Hurtubise, Xuan Lin, Paul Figura
  • Publication number: 20130241060
    Abstract: A method and composition for metallizing a via feature in a semiconductor integrated circuit device substrate, using a leveler compound which is a dipyridyl compound.
    Type: Application
    Filed: March 5, 2013
    Publication date: September 19, 2013
    Applicant: ENTHONE INC.
    Inventors: Vincent Paneccasio, JR., Xuan Lin, Richard Hurtubise, Qingyun Chen
  • Publication number: 20130199935
    Abstract: A method for metallizing a through silicon via feature in a semiconductor integrated circuit device substrate. The method comprises immersing the semiconductor integrated circuit device substrate into an electrolytic copper deposition composition, wherein the through silicon via feature has an entry dimension between 1 micrometers and 100 micrometers, a depth dimension between 20 micrometers and 750 micrometers, and an aspect ratio greater than about 2:1; and supplying electrical current to the electrolytic deposition composition to deposit copper metal onto the bottom and sidewall for bottom-up filling to thereby yield a copper filled via feature.
    Type: Application
    Filed: May 24, 2011
    Publication date: August 8, 2013
    Applicant: ENTHONE INC.
    Inventors: Thomas B. Richardson, Wenbo Shao, Xuan Lin, Cai Wang, Vincent Paneccasio, JR., Joseph A. Abys, Yun Zhang, Richard Hurtubise, Chen Wang
  • Patent number: 8388824
    Abstract: A method for metallizing a via feature in a semiconductor integrated circuit device substrate, wherein the semiconductor integrated circuit device substrate comprises a front surface, a back surface, and the via feature and wherein the via feature comprises an opening in the front surface of the substrate, a sidewall extending from the front surface of the substrate inward, and a bottom. The method comprises contacting the semiconductor integrated circuit device substrate with an electrolytic copper deposition chemistry comprising (a) a source of copper ions and (b) a leveler compound, wherein the leveler compound is a reaction product of a dipyridyl compound and an alkylating agent; and supplying electrical current to the electrolytic deposition chemistry to deposit copper metal onto the bottom and sidewall of the via feature, thereby yielding a copper filled via feature.
    Type: Grant
    Filed: November 26, 2008
    Date of Patent: March 5, 2013
    Assignee: Enthone Inc.
    Inventors: Vincent Paneccasio, Jr., Xuan Lin, Richard Hurtubise, Qingyun Chen
  • Publication number: 20120043218
    Abstract: A method and composition for electroplating Cu onto a substrate in the manufacture of a microelectronic device involving and electrolytic solution containing a source of Cu ions and a substituted pyridyl polymer compound for leveling.
    Type: Application
    Filed: August 22, 2011
    Publication date: February 23, 2012
    Applicant: ENTHONE INC.
    Inventors: Vincent Paneccasio, JR., Richard Hurtubise, Xuan Lin, Paul Figura
  • Publication number: 20110307847
    Abstract: A hybrid system is combining transaction level modeling (TLM) simulators and hardware accelerators so that new system-on chip (SoC) designs are integrated in a virtual platform (VP) to run TLM simulation and existent semiconductor intellectual properties (IP) are added to physical platform (PP) to run hardware accelerator. A new circuit design with TLM is easier to be performed than with register transfer language (RTL) and it is integrated in a virtual platform and existent IP doesn't have to be redesigned to be integrated in a virtual platform.
    Type: Application
    Filed: June 10, 2010
    Publication date: December 15, 2011
    Inventors: Hua-Shih Liao, Yu-Xuan Lin, Xun-Wei Kao
  • Patent number: 8002962
    Abstract: A method and composition for electroplating Cu onto a substrate in the manufacture of a microelectronic device involving and electrolytic solution containing a source of Cu ions and a substituted pyridyl polymer compound for leveling.
    Type: Grant
    Filed: October 12, 2004
    Date of Patent: August 23, 2011
    Assignee: Enthone Inc.
    Inventors: Vincent Paneccasio, Xuan Lin, Paul Figura, Richard Hurtubise
  • Patent number: 7998859
    Abstract: A method is disclosed for metallizing a substrate comprising an interconnect feature in the manufacture of a microelectronic device, wherein the interconnect feature comprises a bottom, a sidewall, and a top opening having a diameter, D. The method comprises the following steps: depositing a barrier layer on the bottom and the sidewall of the interconnect feature, the barrier layer comprising a metal selected from the group consisting of ruthenium, tungsten, tantalum, titanium, iridium, rhodium, and combinations thereof; contacting the substrate comprising the interconnect feature comprising the bottom and sidewall having the barrier layer thereon with an aqueous composition comprising a reducing agent and a surfactant; and depositing copper metal onto the bottom and the sidewall of the interconnect feature having the barrier layer thereon.
    Type: Grant
    Filed: September 25, 2008
    Date of Patent: August 16, 2011
    Assignee: Enthone Inc.
    Inventors: Qingyun Chen, Xuan Lin, Vincent Paneccasio, Jr., Richard Hurtubise, Joseph A. Abys
  • Patent number: 7968455
    Abstract: A method for plating copper onto a semiconductor integrated circuit device substrate by forming an initial metal deposit in the feature which has a profile comprising metal on the bottom of the feature and a segment of the sidewalls having essentially no metal thereon, electrolessly depositing copper onto the initial metal deposit to fill the feature with copper. A method for plating copper onto a semiconductor integrated circuit device substrate by forming a deposit comprising a copper wettable metal in the feature, forming a copper-based deposit on the top-field surface, and depositing copper onto the deposit comprising the copper wettable metal to fill the feature with copper.
    Type: Grant
    Filed: October 17, 2007
    Date of Patent: June 28, 2011
    Assignee: Enthone Inc.
    Inventors: Xuan Lin, Richard Hurtubise, Vincent Paneccasio, Qingyun Chen
  • Publication number: 20100285660
    Abstract: A method for plating copper onto a semiconductor integrated circuit device substrate by forming an initial metal deposit in the feature which has a profile comprising metal on the bottom of the feature and a segment of the sidewalls having essentially no metal thereon, electrolessly depositing copper onto the initial metal deposit to fill the feature with copper. A method for plating copper onto a semiconductor integrated circuit device substrate by forming a deposit comprising a copper wettable metal in the feature, forming a copper-based deposit on the top-field surface, and depositing copper onto the deposit comprising the copper wettable metal to fill the feature with copper.
    Type: Application
    Filed: October 17, 2007
    Publication date: November 11, 2010
    Applicant: ENTHONE INC.
    Inventors: Xuan Lin, Richard Hurtubise, Vincent Paneccasio, JR., Qingyun Chen
  • Patent number: 7815786
    Abstract: An electrolytic plating method and composition for electrolytically plating Cu onto a semiconductor integrated circuit substrate having submicron-sized interconnect features. The composition comprises a source of Cu ions and a suppressor compound comprising polyether groups. The method involves superfilling by rapid bottom-up deposition at a superfill speed by which Cu deposition in a vertical direction from the bottoms of the features to the top openings of the features is substantially greater than Cu deposition on the side walls.
    Type: Grant
    Filed: August 28, 2007
    Date of Patent: October 19, 2010
    Assignee: Enthone Inc.
    Inventors: Vincent Paneccasio, Jr., Xuan Lin, Paul Figura, Richard Hurtubise
  • Publication number: 20100126872
    Abstract: A method for metallizing a via feature in a semiconductor integrated circuit device substrate, wherein the semiconductor integrated circuit device substrate comprises a front surface, a back surface, and the via feature and wherein the via feature comprises an opening in the front surface of the substrate, a sidewall extending from the front surface of the substrate inward, and a bottom. The method comprises contacting the semiconductor integrated circuit device substrate with an electrolytic copper deposition chemistry comprising (a) a source of copper ions and (b) a leveler compound, wherein the leveler compound is a reaction product of a dipyridyl compound and an alkylating agent; and supplying electrical current to the electrolytic deposition chemistry to deposit copper metal onto the bottom and sidewall of the via feature, thereby yielding a copper filled via feature.
    Type: Application
    Filed: November 26, 2008
    Publication date: May 27, 2010
    Applicant: ENTHONE, INC.
    Inventors: Vincent Paneccasio, JR., Xuan Lin, Richard Hurtubise, Qingyun Chen
  • Publication number: 20100075496
    Abstract: A method is disclosed for metallizing a substrate comprising an interconnect feature in the manufacture of a microelectronic device, wherein the interconnect feature comprises a bottom, a sidewall, and a top opening having a diameter, D. The method comprises the following steps: depositing a barrier layer on the bottom and the sidewall of the interconnect feature, the barrier layer comprising a metal selected from the group consisting of ruthenium, tungsten, tantalum, titanium, iridium, rhodium, and combinations thereof; contacting the substrate comprising the interconnect feature comprising the bottom and sidewall having the barrier layer thereon with an aqueous composition comprising a reducing agent and a surfactant; and depositing copper metal onto the bottom and the sidewall of the interconnect feature having the barrier layer thereon.
    Type: Application
    Filed: September 25, 2008
    Publication date: March 25, 2010
    Applicant: ENTHONE INC.
    Inventors: Qingyun Chen, Xuan Lin, Vincent Paneccasio, JR., Richard Hurtubise