Patents by Inventor Yongping Ding

Yongping Ding has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140027841
    Abstract: A semiconductor power device formed in a semiconductor substrate comprising a highly doped region near a top surface of the semiconductor substrate on top of a lightly doped region supported by a heavily doped region. The semiconductor power device further comprises source trenches opened into the highly doped region filled with conductive trench filling material in electrical contact with the source region near the top surface. The semiconductor power device further comprises buried P-regions disposed below the source trenches and doped with dopants of opposite conductivity from the highly doped region. It is emphasized that this abstract is provided to comply with the rules requiring an abstract that will allow a searcher or other reader to quickly ascertain the subject matter of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims.
    Type: Application
    Filed: July 30, 2012
    Publication date: January 30, 2014
    Applicant: Alpha and Omega Semiconductor Incorporated
    Inventors: Anup Bhalla, Hamza Yilmaz, Madhur Bobde, Lingpeng Guan, Jun Hu, Jongoh Kim, Yongping Ding
  • Patent number: 8587061
    Abstract: A power MOSFET device and manufacturing method thereof, includes the steps of selectively depositing a first conductive material in the middle region at the bottom of a contact trench and contacting with light-doped N-type epitaxial layer to form a Schottky junction and depositing a second conductive material at the side wall and bottom corner of the contact trench and contacting with P-type heavy-doped body region to form an ohmic junction. The first and second conductive materials can respectively optimize the performance of the ohmic contact and the Schottky contact without compromise. Meanwhile, the corner of the contact trench is surrounded by P-type heavy-doped region thereby effectively reducing the leakage currents accumulated at the corner of the contact trench.
    Type: Grant
    Filed: July 26, 2012
    Date of Patent: November 19, 2013
    Assignee: Alpha & Omega Semiconductor, Inc.
    Inventors: Yeeheng Lee, Yongping Ding, John Chen
  • Publication number: 20130228857
    Abstract: A semiconductor device having a plurality of transistors includes a termination area that features a transistor with an asymmetric gate.
    Type: Application
    Filed: March 2, 2012
    Publication date: September 5, 2013
    Applicant: Alpha and Omega Semiconductor Incorporated
    Inventors: Yeeheng Lee, Yongping Ding, Xiaobin Wang
  • Publication number: 20130224919
    Abstract: A method for making gate-oxide with step-graded thickness (S-G GOX) in a trenched DMOS device is proposed. First, a substrate is provided and a silicon oxide-silicon nitride-silicon oxide (ONO) protective composite layer is formed atop. Second, an upper interim trench (UIT), an upper trench protection wall (UTPW) and a lower interim trench (LIT) are created into the substrate. Third, the substrate material surrounding the LIT is shaped and oxidized into a desired thick-oxide-layer of thickness T1 and depth D1. Fourth, previously formed UTPW is stripped off from the device in progress, then a thin-gate-oxide of thickness T2 where T2<T1 is formed on the vertical surface of the UIT. Fifth, the UIT and LIT are filled with polysilicon then etched back into a polysilicon layer till its top surface defines a desired thin-gate-oxide depth D2.
    Type: Application
    Filed: February 28, 2012
    Publication date: August 29, 2013
    Inventors: Yongping Ding, Sik Lui, Anup Bhalla
  • Publication number: 20130029461
    Abstract: A method for fabricating an anode-shorted field stop insulated gate bipolar transistor (IGBT) comprises selectively forming first and second semiconductor implant regions of opposite conductivity types. A field stop layer of a second conductivity type can be grown onto or implanted into the substrate. An epitaxial layer can be grown on the substrate or on the field stop layer. One or more insulated gate bipolar transistors (IGBT) component cells are formed within the epitaxial layer.
    Type: Application
    Filed: July 27, 2011
    Publication date: January 31, 2013
    Inventors: ANUP BHALLA, Madhur Bobde, Yongping Ding, Xiaotian Zhang, Yueh-Se Ho
  • Publication number: 20130020671
    Abstract: This invention discloses a semiconductor power device disposed in a semiconductor substrate comprising a heavily doped region formed on a lightly doped region and having an active cell area and an edge termination area. The edge termination area comprises a plurality of termination trenches formed in the heavily doped region with the termination trenches lined with a dielectric layer and filled with a conductive material therein. The edge termination further includes a plurality of buried guard rings formed as doped regions in the lightly doped region of the semiconductor substrate immediately adjacent to the termination trenches.
    Type: Application
    Filed: July 19, 2011
    Publication date: January 24, 2013
    Inventors: Yeehang Lee, Madhur Bobde, Yongping Ding, Jongoh Kim, Anup Bhalla
  • Publication number: 20120292692
    Abstract: A power MOSFET device and manufacturing method thereof, includes the steps of selectively depositing a first conductive material in the middle region at the bottom of a contact trench and contacting with light-doped N-type epitaxial layer to form a Schottky junction and depositing a second conductive material at the side wall and bottom corner of the contact trench and contacting with P-type heavy-doped body region to form an ohmic junction. The first and second conductive materials can respectively optimize the performance of the ohmic contact and the Schottky contact without compromise. Meanwhile, the corner of the contact trench is surrounded by P-type heavy-doped region thereby effectively reducing the leakage currents accumulated at the corner of the contact trench.
    Type: Application
    Filed: July 26, 2012
    Publication date: November 22, 2012
    Inventors: Yeeheng Lee, Yongping Ding, John Chen
  • Patent number: 8252648
    Abstract: A power MOSFET device and manufacturing method thereof, includes the steps of selectively depositing a first conductive material in the middle region at the bottom of a contact trench and contacting with light-doped N-type epitaxial layer to form a Schottky junction and depositing a second conductive material at the side wall and bottom corner of the contact trench and contacting with P-type heavy-doped body region to form an ohmic junction. The first and second conductive materials can respectively optimize the performance of the ohmic contact and the Schottky contact without compromise. Meanwhile, the corner of the contact trench is surrounded by P-type heavy-doped region thereby effectively reducing the leakage currents accumulated at the corner of the contact trench.
    Type: Grant
    Filed: June 29, 2010
    Date of Patent: August 28, 2012
    Assignee: Alpha & Omega Semiconductor, Inc.
    Inventors: Yeeheng Lee, Yongping Ding, John Chen
  • Publication number: 20110316076
    Abstract: A power MOSFET device and manufacturing method thereof, includes the steps of selectively depositing a first conductive material in the middle region at the bottom of a contact trench and contacting with light-doped N-type epitaxial layer to form a Schottky junction and depositing a second conductive material at the side wall and bottom corner of the contact trench and contacting with P-type heavy-doped body region to form an ohmic junction. The first and second conductive materials can respectively optimize the performance of the ohmic contact and the Schottky contact without compromise. Meanwhile, the corner of the contact trench is surrounded by P-type heavy-doped region thereby effectively reducing the leakage currents accumulated at the corner of the contact trench.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 29, 2011
    Inventors: Yeeheng Lee, Yongping Ding, John Chen