Patents by Inventor Yoshio Ozawa

Yoshio Ozawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070196985
    Abstract: A semiconductor memory device manufacturing method includes forming a floating gate electrode above a semiconductor substrate, forming an interelectrode insulating film above the floating gate electrode, forming a first radical nitride film on a surface of the interelectrode insulating film by first radical nitriding, and forming a control gate electrode on the first radical nitride film.
    Type: Application
    Filed: January 30, 2007
    Publication date: August 23, 2007
    Inventors: Yoshio Ozawa, Isao Kamioka, Junichi Shiozawa, Akihito Yamamoto, Ryota Fujitsuka, Yoshihiro Ogawa, Katsuaki Natori, Katsuyuki Sekine, Masayuki Tanaka, Daisuke Nishida
  • Publication number: 20070183208
    Abstract: A plurality of memory cell transistors each of which has a gate structure having a floating gate electrode formed of a first conductive film and stacked on an element region surrounded by an element isolation region on a silicon substrate with a first insulating film disposed therebetween and a control gate electrode formed of a second conductive film and stacked on the first conductive film with a second insulating film with a large dielectric constant disposed therebetween are arranged in a memory cell array. A detrap pulse supply circuit generates and supplies a detrap pulse signal to the control gate electrode of the memory cell transistor to extract charges from the second insulating film after data is written into each of the memory cell transistors.
    Type: Application
    Filed: January 16, 2007
    Publication date: August 9, 2007
    Inventors: Masayuki Tanaka, Ryota Fujitsuka, Katsuyuki Sekine, Yoshio Ozawa, Daisuke Nishida
  • Publication number: 20070173020
    Abstract: A semiconductor device manufacturing method includes forming a first insulating film on a semiconductor substrate containing silicon, the first insulating film having a first dielectric constant and constituting a part of a tunnel insulating film, forming a floating gate electrode film on the first insulating film, the floating gate electrode film being formed of a semiconductor film containing silicon, patterning the floating gate electrode film, the first insulating film, and the semiconductor substrate to form a first structure having a first side surface, exposing the first structure to an atmosphere containing an oxidizing agent, oxidizing that part of the floating gate electrode film which corresponds to a boundary between the first insulating film and the floating gate electrode film using the oxidizing agent, to form a second insulating film having a second dielectric constant smaller than the first dielectric constant and constituting a part of the tunnel insulating film.
    Type: Application
    Filed: September 22, 2006
    Publication date: July 26, 2007
    Inventors: Yoshio Ozawa, Isao Kamioka
  • Patent number: 7247916
    Abstract: The memory cell matrix encompasses (a) a plurality device isolation films running along column direction, (b) first conductive layers arranged along row and column-directions, adjacent groups of the first conductive layers are isolated from each other by the device isolation film disposed between the adjacent groups, (c) lower inter-electrode dielectrics arranged respectively on crests of the corresponding first conductive layers, (d) an upper inter-electrode dielectric arranged on the lower inter-electrode dielectric made of insulating material different from the lower inter-electrode dielectrics, and (e) second conductive layers running along the row-direction, arranged on the upper inter-electrode dielectric.
    Type: Grant
    Filed: November 7, 2005
    Date of Patent: July 24, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yoshio Ozawa, Masayuki Tanaka, Fumitaka Arai
  • Publication number: 20070145470
    Abstract: A semiconductor device comprises a semiconductor substrate, and a non-volatile memory cell provided on the semiconductor substrate, the non-volatile memory cell comprising a tunnel insulating film provided on the semiconductor substrate, a floating gate electrode provided on the tunnel insulating film, the width of the floating gate electrode changing in the height direction of the non-volatile memory cell in channel width or length direction there, and being thinnest between a region above the bottom surface of the floating gate electrode and a region below the upper surface thereof, a control gate electrode above the floating gate electrode, and an interelectrode insulating film provided between the control gate electrode and the floating gate electrode.
    Type: Application
    Filed: February 22, 2007
    Publication date: June 28, 2007
    Inventor: Yoshio Ozawa
  • Publication number: 20070145471
    Abstract: A semiconductor device comprises a semiconductor substrate, and a non-volatile memory cell provided on the semiconductor substrate, the non-volatile memory cell comprising a tunnel insulating film provided on the semiconductor substrate, a floating gate electrode provided on the tunnel insulating film, the width of the floating gate electrode changing in the height direction of the non-volatile memory cell in channel width or length direction there, and being thinnest between a region above the bottom surface of the floating gate electrode and a region below the upper surface thereof, a control gate electrode above the floating gate electrode, and an interelectrode insulating film provided between the control gate electrode and the floating gate electrode.
    Type: Application
    Filed: February 22, 2007
    Publication date: June 28, 2007
    Inventor: Yoshio Ozawa
  • Publication number: 20070117314
    Abstract: A method of manufacturing a semiconductor device, comprises forming a gate insulating film on a surface of a semiconductor substrate, forming a first group of at least one strip-like gate electrode and a second group of strip-like gate electrodes on a surface of the gate insulating film, each strip-like gate electrode having a first face contacting the gate insulating film, a second face vertically extending from a long side of the first face and a third face curved and extending between the first and second faces, and a gap between the third faces of the adjacent gate electrode being narrower, at the surface of the gate insulating film, than a gap between the second faces of the adjacent gate electrode, and introducing dopant atoms into the surface of the semiconductor substrate through the gaps between the gate electrodes, thereby forming diffusion layers in the semiconductor substrate.
    Type: Application
    Filed: November 13, 2006
    Publication date: May 24, 2007
    Inventor: Yoshio Ozawa
  • Patent number: 7199425
    Abstract: A semiconductor device comprises a semiconductor substrate, and a non-volatile memory cell provided on the semiconductor substrate, the non-volatile memory cell comprising a tunnel insulating film provided on the semiconductor substrate, a floating gate electrode provided on the tunnel insulating film, the width of the floating gate electrode changing in the height direction of the non-volatile memory cell in channel width or length direction there, and being thinnest between a region above the bottom surface of the floating gate electrode and a region below the upper surface thereof, a control gate electrode above the floating gate electrode, and an interelectrode insulating film provided between the control gate electrode and the floating gate electrode.
    Type: Grant
    Filed: February 4, 2004
    Date of Patent: April 3, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Yoshio Ozawa
  • Patent number: 7183615
    Abstract: A semiconductor memory has a memory cell matrix encompassing (a) device isolation films running along the column-direction, arranged alternately between the memory cell transistors aligned along the row-direction, (b) first conductive layers arranged along the row and column-directions, top surfaces of the first conductive layers lie at a lower level than top surfaces of the device isolation films, (c) an inter-electrode dielectric arranged both on the device isolation films and the first conductive layers so that the inter-electrode dielectric can be shared by the memory cell transistors belonging to different cell columns' relative dielectric constant of the inter-electrode dielectric is higher than relative dielectric constant of the device isolation films, and (d) a second conductive layer running along the row-direction, arranged on the inter-electrode dielectric. Here, upper corners of the device isolation films are chamfered.
    Type: Grant
    Filed: June 17, 2004
    Date of Patent: February 27, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroki Yamashita, Yoshio Ozawa, Atsuhiro Sato
  • Publication number: 20070018231
    Abstract: A nonvolatile semiconductor memory device includes a gate portion formed by laminating a tunnel insulating film, floating gate electrode, inter-poly insulating film and control gate electrode on a semiconductor substrate, and source and drain regions formed on the substrate. The tunnel insulating film has a three-layered structure having a silicon nitride film sandwiched between silicon oxide films. The silicon nitride film is continuous in an in-plane direction and has 3-coordinate nitrogen bonds and at least one of second neighboring atoms of nitrogen is nitrogen.
    Type: Application
    Filed: July 24, 2006
    Publication date: January 25, 2007
    Inventors: Yuuichiro Mitani, Daisuke Matsushita, Ryuji Ooba, Isao Kamioka, Yoshio Ozawa
  • Publication number: 20070020957
    Abstract: A method of forming an insulating film includes forming a base film comprising a material whose surface is oxidized by being exposed to an oxidant. A source gas containing a metal material and a first oxidant having a first oxidation force are alternately supplied to form a first insulating film on the base film. A source gas containing a metal material and a second oxidant having a second oxidation force stronger than the first oxidation force are alternately supplied to form a second insulating film on the first insulating film.
    Type: Application
    Filed: November 10, 2005
    Publication date: January 25, 2007
    Inventors: Ichiro Mizushima, Masayuki Tanaka, Katsuaki Natori, Yoshio Ozawa, Seiji Inumiya, Katsuyuki Sekine, Tetsuya Kai
  • Patent number: 7162193
    Abstract: An image forming apparatus having a belt supporting frame for supporting an intermediate transfer belt is provided. The intermediate transfer belt is a multi-layered structure composed of at least an elastic layer on a substrate layer. When a percentage difference of a stretched length of an outer circumference of the intermediate transfer belt to an inner circumference thereof at a position of contact to the driving roller is A % and a percent difference of a length of stretched side of the belt driven and stretched by the driving roller to a length of non-stretched opposite side of the belt is B %, the intermediate transfer belt is configured so that ranges of A and A+B fall simultaneously into inequalities of 1<A<6 and 3<A+B<10.
    Type: Grant
    Filed: October 27, 2005
    Date of Patent: January 9, 2007
    Assignee: Kyocera Corporation
    Inventors: Yoshio Ozawa, Hidehisa Konishi
  • Patent number: 7148158
    Abstract: A semiconductor device includes a semiconductor device comprising a semiconductor substrate, source/drain regions formed in the semiconductor substrate, a gate insulation film formed on the semiconductor substrate, a gate electrode formed on the gate insulation film between the source/drain regions, and a gate sidewall spacer formed on side surfaces of the gate electrode, wherein the gate sidewall spacer is composed of silicon oxide containing 0.1–30 atomic % of chlorine.
    Type: Grant
    Filed: August 12, 2004
    Date of Patent: December 12, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yoshio Ozawa, Masayuki Tanaka, Kiyotaka Miyano, Shigehiko Saida
  • Patent number: 7139737
    Abstract: An inventory information collecting unit automatically collects inventory information including inventory information regarding software installed in each of a plurality of computers within an organization. A usage-state information collecting unit updates a software license usage number which represents the number of software licenses used in each section of the organization. When the sum of the software license usage numbers of the respective sections of the organization exceeds a software license holding number which represents the number of software licenses owned by the organization, a license purchasing unit generates a purchase transaction for purchasing software licenses, the number of which is equal to the difference between the sum and the software license holding number and transfers a purchase expense to relevant sections.
    Type: Grant
    Filed: February 2, 2001
    Date of Patent: November 21, 2006
    Assignee: Fujitsu Limited
    Inventors: Yoshinori Takahashi, Yoshio Ozawa, Shigenobu Fujiwara
  • Publication number: 20060258076
    Abstract: In a method for manufacturing a non-volatile semiconductor device according to this invention, steps are provided for forming a plurality of first semiconductor portions over a substrate; selectively growing a plurality of second semiconductor portions in contacting with said plurality of first semiconductor portions respectively; partially removing said plurality of second semiconductor portions to prepare a plurality of floating gates with substantially flat surfaces; forming an insulating layer over said plurality of floating gates; and forming a control gate over said insulating layer.
    Type: Application
    Filed: April 7, 2006
    Publication date: November 16, 2006
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Ichiro Mizushima, Hajime Nagano, Yoshio Ozawa, Hisataka Meguro, Takashi Suzuki
  • Publication number: 20060251444
    Abstract: An image forming apparatus having a cleaning mechanism for cleaning paper powder or toner pressed and remaining on the surface of the circumference of an endless belt is provided. The cleaning mechanism includes a rotational shaft part that is detachably and rotatably attached to a supporting frame. The supporting frame of the cleaning mechanism is turned with the rotation of the rotational shaft part so that the supporting frame of the cleaning mechanism faces the belt supporting frame, fixing both frames at a point where a cleaning member presses the surface of the circumference of the endless belt.
    Type: Application
    Filed: July 7, 2006
    Publication date: November 9, 2006
    Applicant: Kyocera Corporation
    Inventors: Yoshio Ozawa, Hidehisa Konishi
  • Publication number: 20060240619
    Abstract: A semiconductor memory device manufacturing method includes forming a floating gate electrode above a semiconductor substrate, forming an interelectrode insulating film above the floating gate electrode, forming a first radical nitride film on a surface of the interelectrode insulating film by first radical nitriding, and forming a control gate electrode on the first radical nitride film.
    Type: Application
    Filed: July 27, 2005
    Publication date: October 26, 2006
    Inventors: Yoshio Ozawa, Isao Kamioka, Junichi Shiozawa
  • Patent number: 7109549
    Abstract: Disclosed is a semiconductor device having a plurality of memory cells arranged in a first direction and a second direction perpendicular to the first direction, each memory cell comprising a first insulating film formed on a semiconductor substrate, a floating gate formed on the first insulating film, a second insulating film which includes a first portion formed on a top surface of the floating gate and a second portion formed on that side surface of the floating gate which is parallel to the first direction, and a control gate which covers the first and second portions of the second insulating film, a width in the second direction of the floating gate increasing with increasing distance from its bottom, and a width in the second direction of the second portion of the second insulating film decreasing with increasing distance from its bottom.
    Type: Grant
    Filed: November 12, 2004
    Date of Patent: September 19, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Yoshio Ozawa
  • Publication number: 20060202259
    Abstract: A semiconductor device includes a semiconductor substrate, a gate insulating film formed on the semiconductor substrate, a gate electrode formed on the gate insulating film, a source/drain diffusion layer formed in the semiconductor substrate at both sides of the gate electrode, and a channel region formed in the semiconductor substrate between a source and a drain of the source/drain diffusion layer and arranged below the gate insulating film, wherein an upper surface of the source/drain diffusion layer is positioned below a bottom surface of the gate electrode, and an upper surface of the channel region is positioned below the upper surface of the source/drain diffusion layer.
    Type: Application
    Filed: May 20, 2005
    Publication date: September 14, 2006
    Inventors: Yoshio Ozawa, Isao Kamioka
  • Publication number: 20060166428
    Abstract: According to the present invention, there is provided a semiconductor device fabrication method comprising: forming a first insulating film on a semiconductor substrate; forming a first conductive layer on the first insulating film; forming a second insulating film on the first conductive layer in a first processing chamber isolated from an outside; performing a modification process on the second insulating film in the first processing chamber, and unloading the semiconductor substrate from the first processing chamber to the outside; annealing the second insulating film in a second processing chamber; and forming a second conductive layer on the second insulating film.
    Type: Application
    Filed: May 17, 2005
    Publication date: July 27, 2006
    Inventors: Isao Kamioka, Yoshio Ozawa