Patents by Inventor Yoshio Ozawa

Yoshio Ozawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060166428
    Abstract: According to the present invention, there is provided a semiconductor device fabrication method comprising: forming a first insulating film on a semiconductor substrate; forming a first conductive layer on the first insulating film; forming a second insulating film on the first conductive layer in a first processing chamber isolated from an outside; performing a modification process on the second insulating film in the first processing chamber, and unloading the semiconductor substrate from the first processing chamber to the outside; annealing the second insulating film in a second processing chamber; and forming a second conductive layer on the second insulating film.
    Type: Application
    Filed: May 17, 2005
    Publication date: July 27, 2006
    Inventors: Isao Kamioka, Yoshio Ozawa
  • Publication number: 20060166421
    Abstract: According to the present invention, there is provided a semiconductor device fabrication method comprising: forming a first insulating film on a semiconductor substrate; forming a conductive layer on the first insulating film; exposing the first insulating film by removing a portion of the conductive layer; forming a second insulating film on the exposed surface of the first insulating film in a first processing chamber isolated from an outside; performing a modification process on the second insulating film in the first processing chamber, and then unloading the semiconductor substrate from the first processing chamber to the outside; and annealing the second insulating film in a second processing chamber.
    Type: Application
    Filed: April 15, 2005
    Publication date: July 27, 2006
    Inventors: Isao Kamioka, Yoshio Ozawa
  • Patent number: 7081386
    Abstract: A semiconductor device comprises a semiconductor substrate, and a non-volatile memory cell provided on the semiconductor substrate, the non-volatile memory cell comprising a tunnel insulating film having a film thickness periodically and continuously changing in a channel width direction of the non-volatile memory cell, a floating gate electrode provided on the tunnel insulating film, a control gate electrode provided above the floating gate electrode, and an interelectrode insulating film provided between the control gate electrode and the floating gate electrode.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: July 25, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yoshio Ozawa, Shigehiko Saida, Yuji Takeuchi, Masanobu Saito
  • Patent number: 7079790
    Abstract: An image forming apparatus having a belt supporting frame for supporting an intermediate transfer belt is provided. The belt supporting frame may be separable into a plurality of unit bodies. Separation of the plurality of unit bodies may be regulated by a bending mechanism, wherein the plurality of unit bodies may be separable in a direction orthogonal to the transporting direction of the intermediate transfer belt. The plurality of unit bodies may also be regulated by a variable length mechanism capable of expanding and contracting the plurality of unit bodies in a direction parallel to the transporting direction of the intermediate transfer belt. Separation of the belt supporting frame into a plurality of unit bodies may allow for a circumference area smaller than that of the intermediate transfer belt to be formed so as to provide for simplified mounting, removal and maintenance of the intermediate transfer belt on the belt supporting frame.
    Type: Grant
    Filed: October 24, 2002
    Date of Patent: July 18, 2006
    Assignee: Kyocera Corporation
    Inventors: Yoshio Ozawa, Hidehisa Konishi
  • Publication number: 20060140028
    Abstract: A semiconductor device includes a semiconductor substrate including an active area (AA) surrounded by an isolation insulating film, and a nonvolatile memory cell on the AA, the nonvolatile memory cell including a tunnel insulating film on the AA, a FG electrode on the tunnel insulating film, a CG electrode above the FG electrode, and an interelectrode insulating film between the FG electrode and the CG electrode, relating to a cross section in a channel width direction of the nonvolatile memory cell, dimension in the channel width direction of a top surface of the AA is shorter than dimension in the channel width direction of a bottom surface of the tunnel insulating film, and an area of a portion opposing the AA of the tunnel insulating film is smaller than an area of a portion opposing a top surface of the FG electrode of the interelectrode insulating film.
    Type: Application
    Filed: December 23, 2005
    Publication date: June 29, 2006
    Inventors: Ichiro Mizushima, Yoshio Ozawa
  • Patent number: 7067871
    Abstract: A semiconductor memory embraces a plurality of memory cell transistors, and each of the memory cell transistors encompasses a substrate; a gate insulator stacked on the substrate, configured to enable tunneling of electrons through the gate insulator; a floating gate electrode stacked on the gate insulator, configured to accumulate electron charges; an inter-electrode dielectric stacked on the floating gate electrode incorporating a positive charge layer, distribution of the positive charge layer being localized in the lower half of the inter-electrode dielectric; and a control gate electrode stacked on the inter-electrode dielectric.
    Type: Grant
    Filed: June 16, 2004
    Date of Patent: June 27, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Yoshio Ozawa
  • Publication number: 20060131641
    Abstract: A semiconductor device comprises a semiconductor substrate, and a non-volatile memory cell provided on the semiconductor substrate, the non-volatile memory cell comprising a tunnel insulating film having a film thickness periodically and continuously changing in a channel width direction of the non-volatile memory cell, a floating gate electrode provided on the tunnel insulating film, a control gate electrode provided above the floating gate electrode, and an interelectrode insulating film provided between the control gate electrode and the floating gate electrode.
    Type: Application
    Filed: January 25, 2006
    Publication date: June 22, 2006
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Yoshio Ozawa, Shigehiko Saida, Yuji Takeuchi, Masanobu Saito
  • Patent number: 7060559
    Abstract: In a method of manufacturing a semiconductor device having a nonvolatile semiconductor memory element with a two-layered gate structure in which a floating gate and control gate are stacked, a polysilicon layer serving as the floating gate is stacked on a silicon substrate via a tunnel insulating film. Then, the silicon layer, tunnel insulating film, and substrate are selectively etched to form an element isolation trench. A nitride film is formed on the sidewall surface of the silicon layer exposed into the element isolation trench. An oxide film is buried in the element isolation trench. A conductive film serving as the control gate is stacked on the oxide film and silicon layer via an electrode insulating film. The conductive film, electrode insulating film, and silicon layer are selectively etched to form the control gate and floating gate.
    Type: Grant
    Filed: January 28, 2003
    Date of Patent: June 13, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yoshio Ozawa, Katsuhiko Hieda, Atsuko Kawasaki
  • Publication number: 20060114736
    Abstract: A stacked-gate structure includes a tunnel insulation film, a floating gate electrode, an inter-electrode insulation film and a control gate electrode, which are stacked on a semiconductor substrate. The inter-electrode insulation film has a three-layer structure that includes a first oxidant barrier layer, an intermediate insulation layer and a second oxidant barrier layer. Gate side-wall insulation films are formed on both side surfaces of the stacked-gate structure. The thickness of the gate side-wall insulation film increases, at a side portion of the floating gate electrode, from the inter-electrode insulation film side toward the tunnel insulation film side. The width of the floating gate electrode in a channel length direction decreases from the inter-electrode insulation film side toward the tunnel insulation film side.
    Type: Application
    Filed: January 13, 2006
    Publication date: June 1, 2006
    Inventor: Yoshio Ozawa
  • Patent number: 7043339
    Abstract: This invention provides a remote monitoring system for air conditioners installed respectively in a plurality of buildings for concentrically monitoring the operating state of the air conditioners from a distance. The system comprises data collectors 3 installed in the respective buildings, and a remote monitor 4 connected to the data collectors 3 of all the buildings via a communication network. Each of the data collectors 3 collects state data representing the operating state of the air conditioner installed in each building and transmits the collected state data to the remote monitor 4. The remote monitor 4 receives the state data collected by each data collector 3, diagnoses the operating state of the air conditioner installed in each building based on the received state data, and outputs the result of diagnosis. In this way, the air conditioners can be optimally adjusted within a short period of time.
    Type: Grant
    Filed: June 10, 2004
    Date of Patent: May 9, 2006
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Tsutomu Maeda, Tsuyoshi Kawai, Yoshio Ozawa
  • Publication number: 20060060927
    Abstract: The memory cell matrix encompasses (a) a plurality device isolation films running along column direction, (b) first conductive layers arranged along row and column-directions, adjacent groups of the first conductive layers are isolated from each other by the device isolation film disposed between the adjacent groups, (c) lower inter-electrode dielectrics arranged respectively on crests of the corresponding first conductive layers, (d) an upper inter-electrode dielectric arranged on the lower inter-electrode dielectric made of insulating material different from the lower inter-electrode dielectrics, and (e) second conductive layers running along the row-direction, arranged on the upper inter-electrode dielectric.
    Type: Application
    Filed: November 7, 2005
    Publication date: March 23, 2006
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Yoshio Ozawa, Masayuki Tanaka, Fumitaka Arai
  • Publication number: 20060060913
    Abstract: According to an aspect of the invention, there is provided a semiconductor device including a plurality of memory cells, comprising a plurality of floating gate electrodes which are formed on a tunnel insulating film formed on a semiconductor substrate and have an upper portion which is narrower in a channel width direction than a lower portion, an interelectrode insulating film formed on the floating gate electrodes, and a control gate electrode which is formed on the interelectrode insulating film formed on the floating gate electrodes and partially buried between the floating gate electrodes opposing each other.
    Type: Application
    Filed: September 15, 2005
    Publication date: March 23, 2006
    Inventor: Yoshio Ozawa
  • Patent number: 7015539
    Abstract: A stacked-gate structure includes a tunnel insulation film, a floating gate electrode, an inter-electrode insulation film and a control gate electrode, which are stacked on a semiconductor substrate. The inter-electrode insulation film has a three-layer structure that includes a first oxidant barrier layer, an intermediate insulation layer and a second oxidant barrier layer. Gate side-wall insulation films are formed on both side surfaces of the stacked-gate structure. The thickness of the gate side-wall insulation film increases, at a side portion of the floating gate electrode, from the inter-electrode insulation film side toward the tunnel insulation film side. The width of the floating gate electrode in a channel length direction decreases from the inter-electrode insulation film side toward the tunnel insulation film side.
    Type: Grant
    Filed: March 4, 2004
    Date of Patent: March 21, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Yoshio Ozawa
  • Publication number: 20060054957
    Abstract: The memory cell matrix encompasses (a) a plurality device isolation films running along column direction, (b) first conductive layers arranged along row and column-directions, adjacent groups of the first conductive layers are isolated from each other by the device isolation film disposed between the adjacent groups, (c) lower inter-electrode dielectrics arranged respectively on crests of the corresponding first conductive layers, (d) an upper inter-electrode dielectric arranged on the lower inter-electrode dielectric made of insulating material different from the lower inter-electrode dielectrics, and (e) second conductive layers running along the row-direction, arranged on the upper inter-electrode dielectric.
    Type: Application
    Filed: November 7, 2005
    Publication date: March 16, 2006
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Yoshio Ozawa, Masayuki Tanaka, Fumitaka Arai
  • Publication number: 20060045579
    Abstract: An image forming apparatus having a belt supporting frame for supporting an intermediate transfer belt is provided. The intermediate transfer belt is a multi-layered structure composed of at least an elastic layer on a substrate layer. When a percentage difference of a stretched length of an outer circumference of the intermediate transfer belt to an inner circumference thereof at a position of contact to the driving roller is A % and a percent difference of a length of stretched side of the belt driven and stretched by the driving roller to a length of non-stretched opposite side of the belt is B %, the intermediate transfer belt is configured so that ranges of A and A+B fall simultaneously into inequalities of 1<A<6 and 3<A+B<10.
    Type: Application
    Filed: October 27, 2005
    Publication date: March 2, 2006
    Applicant: Kyocera Corporation
    Inventors: Yoshio Ozawa, Hidehisa Konishi
  • Patent number: 7006264
    Abstract: There is disclosed a film scanner for scanning picture frames on photographic film. A plurality of filmstrips are spliced into a long photographic film web (17) and wound around a reel when placed in a film supply device (42) of the film scanner. The photographic film web is advanced from the supply reel through a film passageway to a film wind-up device (44). The film supply device and the film wind-up device are provided with loop formers (83, 91) for forming loops (17c, 17d) of the photographic film web before and behind a movable film table (52). After a picture frame of the photographic film web is positioned and fixed in a light permeable window (56) of the film table, the film table is moved back and forth along the film passageway. In synchronism with the reciprocating movement of the film table, the film scanner sequentially makes pre-scanning, focusing and fine scanning.
    Type: Grant
    Filed: October 29, 2001
    Date of Patent: February 28, 2006
    Assignee: Fuji Photo Film Co., Ltd.
    Inventors: Mitsuhiko Serizawa, Yoshio Ozawa, Junichi Tsuji
  • Patent number: 7005714
    Abstract: The memory cell matrix encompasses (a) a plurality device isolation films running along column direction, (b) first conductive layers arranged along row and column-directions, adjacent groups of the first conductive layers are isolated from each other by the device isolation film disposed between the adjacent groups, (c) lower inter-electrode dielectrics arranged respectively on crests of the corresponding first conductive layers, (d) an upper inter-electrode dielectric arranged on the lower inter-electrode dielectric made of insulating material different from the lower inter-electrode dielectrics, and (e) second conductive layers running along the row-direction, arranged on the upper inter-electrode dielectric.
    Type: Grant
    Filed: December 1, 2003
    Date of Patent: February 28, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yoshio Ozawa, Masayuki Tanaka, Fumitaka Arai
  • Publication number: 20060038218
    Abstract: A semiconductor integrated circuit device includes first, second gate electrodes, first, second diffusion layers, contact electrodes electrically connected to the first diffusion layers, a first insulating film which has concave portions between the first and second gate electrodes and does not contain nitrogen as a main component, a second insulating film which is formed on the first insulating film and does not contain nitrogen as a main component, and a third insulating film formed on the first diffusion layers, first gate electrodes, second diffusion layers and second gate electrodes with the second insulating film disposed therebetween in a partial region. The second insulating film is formed to fill the concave portions and a portion between the first and second gate electrodes has a multi-layered structure containing at least the first and second insulating films.
    Type: Application
    Filed: March 24, 2005
    Publication date: February 23, 2006
    Inventors: Toshitake Yaegashi, Yoshio Ozawa
  • Patent number: 6992010
    Abstract: A method of forming a gate structure. A gate oxide layer, a polysilicon layer, a metallic layer and an insulation layer are sequentially formed over a substrate. Using a definite height level to be an etching end point, the insulation layer, the metallic layer and the polysilicon layer are patterned to form a stack structure. A barrier layer is formed over the stack structure. An etching operation is conducted to form a first spacer covering a portion of each sidewall of the stack structure. The etching operation is continued to remove the polysilicon layer outside the first spacer until the gate oxide layer is exposed. A portion of the exposed polysilicon layer on the sidewalls of the stack structure is removed so that a recess structure is formed. A re-oxidation process is conducted to form a re-oxidation layer within the recess structure. A second spacer is formed over the first spacer and the re-oxidation layer.
    Type: Grant
    Filed: February 26, 2003
    Date of Patent: January 31, 2006
    Assignee: Winbond Electronics Corp.
    Inventors: Pao-Haw Chou, Fumihiko Inoue, Toshiro Nakanishi, Yoshio Ozawa
  • Publication number: 20060001076
    Abstract: Disclosed is a semiconductor device having a plurality of memory cells arranged in a first direction and a second direction perpendicular to the first direction, each memory cell comprising a first insulating film formed on a semiconductor substrate, a floating gate formed on the first insulating film, a second insulating film which includes a first portion formed on a top surface of the floating gate and a second portion formed on that side surface of the floating gate which is parallel to the first direction, and a control gate which covers the first and second portions of the second insulating film, a width in the second direction of the floating gate increasing with increasing distance from its bottom, and a width in the second direction of the second portion of the second insulating film decreasing with increasing distance from its bottom.
    Type: Application
    Filed: November 12, 2004
    Publication date: January 5, 2006
    Inventor: Yoshio Ozawa