Patents by Inventor Young Hoon Oh

Young Hoon Oh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10074426
    Abstract: A memory device having a resistance change material and an operating method of the memory device are provided. A memory device includes a memory cell array including first and second resistive memory cells, which store different data according to the change of their resistance; a buffer including first and second storage regions corresponding to the first and second resistive memory cells, respectively; and a control circuit receiving program data to be programmed to the memory cell array, comparing first data stored in the first storage region and second data stored in the first resistive memory cell, and as a result of the comparison determining one of the first and second storage regions as a storage region to which to write the program data.
    Type: Grant
    Filed: August 15, 2017
    Date of Patent: September 11, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chea Ouk Lim, Hyun Kook Park, Jung Sunwoo, Young Hoon Oh, Yong Jun Lee
  • Publication number: 20180204616
    Abstract: A resistive memory element or device includes: a first, main, memory cell area including a plurality of first resistive memory cells; and a second, buffer, memory cell area including a plurality of second resistive memory cells. The first resistive memory cells of the main memory cell area are configured to store data therein, and the second resistive memory cells of the buffer memory cell area are configured to temporarily store portions of the data therein for at least a stabilization time period while the portions of the data stabilize in the main memory cell area.
    Type: Application
    Filed: August 15, 2017
    Publication date: July 19, 2018
    Inventors: HYUN KOOK PARK, YOUNG HOON OH, CHI WEON YOON, YONG JUN LEE, CHEA OUK LIM
  • Publication number: 20180197602
    Abstract: A memory device having a resistance change material and an operating method of the memory device are provided. A memory device includes a memory cell array including first and second resistive memory cells, which store different data according to the change of their resistance; a buffer including first and second storage regions corresponding to the first and second resistive memory cells, respectively; and a control circuit receiving program data to be programmed to the memory cell array, comparing first data stored in the first storage region and second data stored in the first resistive memory cell, and as a result of the comparison determining one of the first and second storage regions as a storage region to which to write the program data.
    Type: Application
    Filed: August 15, 2017
    Publication date: July 12, 2018
    Inventors: CHEA OUK LIM, HYUN KOOK PARK, JUNG SUNWOO, YOUNG HOON OH, YONG JUN LEE
  • Patent number: 9472275
    Abstract: A memory device and a method of operating the memory device are provided for performing a read-retry operation. The method of operating the memory device includes starting a read-retry mode, reading data of multiple cell regions using different read conditions, and setting a final read condition for the cell regions according to results of data determination operations on data read from the cell regions.
    Type: Grant
    Filed: April 28, 2015
    Date of Patent: October 18, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Kook Park, Young-Hoon Oh, Dae-Seok Byeon, Yong-Kyu Lee, Hyo-Jin Kwon
  • Publication number: 20160035417
    Abstract: A memory device and a method of operating the memory device are provided for performing a read-retry operation. The method of operating the memory device includes starting a read-retry mode, reading data of multiple cell regions using different read conditions, and setting a final read condition for the cell regions according to results of data determination operations on data read from the cell regions.
    Type: Application
    Filed: April 28, 2015
    Publication date: February 4, 2016
    Inventors: HYUN-KOOK PARK, YOUNG-HOON OH, DAE-SEOK BYEON, YONG-KYU LEE, HYO-JIN KWON
  • Patent number: 8995203
    Abstract: The present inventive concept provides a driving method of memory controller controlling nonvolatile memory device using variable resistive element. The memory controller may control a plurality of first memory devices and a second memory device. A number of write drivers in the second memory device may be driven when a number of first memory devices among the plurality of first memory devices are used. A different number of write drivers in the second memory device may be driven when a different number of first memory devices among the plurality of first memory devices are used.
    Type: Grant
    Filed: November 12, 2013
    Date of Patent: March 31, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Hoon Oh, Du-Eung Kim, Woo-Yeong Cho
  • Patent number: 8842467
    Abstract: A magnetic random access memory apparatus includes a memory cell array including a plurality of magnetic memory cells; a reference cell array including a pair of reference magnetic memory cells; a write driver configured to program data in the memory cell array and the reference cell array; and a first switching unit configured to form a current path which extends from a bit line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a source line connected to the write driver or a current path which extends from a source line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a bit line connected to the write driver.
    Type: Grant
    Filed: January 2, 2014
    Date of Patent: September 23, 2014
    Assignee: SK Hynix Inc.
    Inventor: Young Hoon Oh
  • Patent number: 8837197
    Abstract: A circuit for generating a write signal includes a pre-emphasis signal generator that receives location information of a to-be-programmed memory cell and generates a pre-emphasis signal depending on the location information of the to-be-programmed memory cell, and a write driver that generates a program signal corresponding to data to be programmed in the to-be-programmed memory cell. A write signal is generated by combining the program signal with the pre-emphasis signal supplied from the pre-emphasis signal generator, and the write signal output to the to-be-programmed memory cell.
    Type: Grant
    Filed: February 9, 2012
    Date of Patent: September 16, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Hoon Oh, Young-Don Choi, Ick-Hyun Song
  • Patent number: 8760942
    Abstract: A resistive memory device includes a plurality of first switches that connect word lines to a ground line in response a first switch control signal and a plurality of second switches that connect a plurality of global bit lines to a plurality of local bit lines corresponding to the plurality of global bit lines in response to a second switch control signal.
    Type: Grant
    Filed: February 8, 2013
    Date of Patent: June 24, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young Hoon Oh, Young Don Choi, Ick Hyun Song
  • Publication number: 20140160857
    Abstract: The present inventive concept provides a driving method of memory controller controlling nonvolatile memory device using variable resistive element. The memory controller may control a plurality of first memory devices and a second memory device. A number of write drivers in the second memory device may be driven when a number of first memory devices among the plurality of first memory devices are used. A different number of write drivers in the second memory device may be driven when a different number of first memory devices among the plurality of first memory devices are used.
    Type: Application
    Filed: November 12, 2013
    Publication date: June 12, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young-Hoon Oh, Du-Eung Kim, Woo-Yeong Cho
  • Publication number: 20140140127
    Abstract: A magnetic random access memory apparatus includes a memory cell array including a plurality of magnetic memory cells; a reference cell array including a pair of reference magnetic memory cells; a write driver configured to program data in the memory cell array and the reference cell array; and a first switching unit configured to form a current path which extends from a bit line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a source line connected to the write driver or a current path which extends from a source line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a bit line connected to the write driver.
    Type: Application
    Filed: January 2, 2014
    Publication date: May 22, 2014
    Applicant: SK hynix Inc.
    Inventor: Young Hoon OH
  • Publication number: 20140098621
    Abstract: A semiconductor memory device includes: a variable delay for delaying a delay locked loop (DLL) clock by a predetermined delay time to output a delayed DLL clock; an output driver for outputting data and data strobe signal in response to the delayed DLL clock; and a calibration controller for controlling the predetermined delay time of the variable delay in response to output AC parameters.
    Type: Application
    Filed: December 9, 2013
    Publication date: April 10, 2014
    Applicant: 658868 N.B. Inc.
    Inventors: Young-Hoon OH, Kwang-Myoung RHO
  • Patent number: 8644056
    Abstract: A magnetic random access memory apparatus includes a memory cell array including a plurality of magnetic memory cells; a reference cell array including a pair of reference magnetic memory cells; a write driver configured to program data in the memory cell array and the reference cell array; and a first switching unit configured to form a current path which extends from a bit line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a source line connected to the write driver or a current path which extends from a source line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a bit line connected to the write driver.
    Type: Grant
    Filed: August 27, 2011
    Date of Patent: February 4, 2014
    Assignee: SK Hynix Inc.
    Inventor: Young Hoon Oh
  • Patent number: 8634232
    Abstract: A write driver circuit for a magnetic random access memory includes a memory cell array including a plurality of magnetic memory cells in which a pair of magnetic memory cells adjacent to each other in a direction of a bit line share a source line, and each magnetic memory cell is connected between the bit line and the source line. The write driver circuit includes a switching unit connected between a terminal for supplying a positive recording voltage and a terminal for supplying a negative recording voltage to selectively supply current generated by the positive recording voltage or the negative recording voltage to the bit line according to a write enable signal and a data signal.
    Type: Grant
    Filed: August 27, 2011
    Date of Patent: January 21, 2014
    Assignee: SK Hynix Inc.
    Inventor: Young Hoon Oh
  • Publication number: 20130051120
    Abstract: A circuit for generating a write signal includes a pre-emphasis signal generator that receives location information of a to-be-programmed memory cell and generates a pre-emphasis signal depending on the location information of the to-be-programmed memory cell, and a write driver that generates a program signal corresponding to data to be programmed in the to-be-programmed memory cell. A write signal is generated by combining the program signal with the pre-emphasis signal supplied from the pre-emphasis signal generator, and the write signal output to the to-be-programmed memory cell.
    Type: Application
    Filed: February 9, 2012
    Publication date: February 28, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: YOUNG-HOON OH, YOUNG-DON CHOI, ICK-HYUN SONG
  • Publication number: 20130015421
    Abstract: A phase change random access memory (PCRAM) device and method of manufacturing the same are provided. The PCRAM includes bottom electrode contacts formed on a semiconductor substrate that includes a lower structure, phase-change material patterns in contact with the bottom electrode contacts, respectively, and heat insulating units formed between the phase-change material patterns.
    Type: Application
    Filed: December 29, 2011
    Publication date: January 17, 2013
    Inventors: Joon Seop SIM, Jae Hyun Son, Dae Woong Lee, Young Hoon Oh
  • Publication number: 20120257444
    Abstract: A write driver circuit for a magnetic random access memory includes a memory cell array including a plurality of magnetic memory cells in which a pair of magnetic memory cells adjacent to each other in a direction of a bit line share a source line, and each magnetic memory cell is connected between the bit line and the source line. The write driver circuit includes a switching unit connected between a terminal for supplying a positive recording voltage and a terminal for supplying a negative recording voltage to selectively supply current generated by the positive recording voltage or the negative recording voltage to the bit line according to a write enable signal and a data signal.
    Type: Application
    Filed: August 27, 2011
    Publication date: October 11, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Young Hoon OH
  • Publication number: 20120155157
    Abstract: A magnetic random access memory apparatus includes a memory cell array including a plurality of magnetic memory cells; a reference cell array including a pair of reference magnetic memory cells; a write driver configured to program data in the memory cell array and the reference cell array; and a first switching unit configured to form a current path which extends from a bit line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a source line connected to the write driver or a current path which extends from a source line connected to the write driver via the reference cell array including the pair of reference magnetic memory cells to a bit line connected to the write driver.
    Type: Application
    Filed: August 27, 2011
    Publication date: June 21, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Young Hoon Oh
  • Patent number: 8189417
    Abstract: A semiconductor memory device uses a magnetic tunnel junction device (MTJ) and includes a memory cell connected between a first driving line and a second driving line and configured to store data having a data state that is determined based on a direction of a current flowing through the first and the second driving lines, and a current controlling block configured to control a supply current provided to the first and second driving lines in response to temperature information in a writing operation.
    Type: Grant
    Filed: July 22, 2011
    Date of Patent: May 29, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Young-Hoon Oh, Sung-Yeon Lee
  • Patent number: RE44632
    Abstract: A semiconductor memory device includes: a variable delay for delaying a delay locked loop (DLL) clock by a predetermined delay time to output a delayed DLL clock; an output driver for outputting data and data strobe signal in response to the delayed DLL clock; and a calibration controller for controlling the predetermined delay time of the variable delay in response to output AC parameters.
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: December 10, 2013
    Assignee: 658868 N.B. Inc.
    Inventors: Young-Hoon Oh, Kwang-Myoung Rho