Patents by Inventor Yu-Pin Chou

Yu-Pin Chou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7372298
    Abstract: A chip with an adjustable pinout function is disclosed. The chip includes a first pinout, a second pinout, a logic circuit, and a selecting circuit. The logic circuit includes a first port and a second port. The selecting circuit, which is coupled to the logic circuit, the first pinout, and the second pinout, controls the first pinout to be coupled to the first port or the second port, and controls the second pinout to be coupled to the first port or the second port.
    Type: Grant
    Filed: March 24, 2006
    Date of Patent: May 13, 2008
    Assignee: Realtek Semiconductor Corp.
    Inventors: Hung-Jen Chu, Chao-Hsin Lu, Shiu-Rong Tong, Yu-Pin Chou
  • Publication number: 20080106641
    Abstract: A method for controlling a display device is disclosed. The method includes receiving an input video image having a plurality of active scan lines, controlling the display device to display a plurality of background scan lines on a first display area with a first scan line frequency, and controlling the display device to display an output image on a second display area with a second scan line frequency. A second aspect ratio of the output image is substantially equal to a first aspect ratio of the input video image. The second scan line frequency is substantially lower than the first scan line frequency.
    Type: Application
    Filed: November 6, 2007
    Publication date: May 8, 2008
    Inventor: Yu-Pin Chou
  • Publication number: 20080094145
    Abstract: A phase-locked loop (PLL) including a digital PFD, a digital loop filter, a decision circuit, a fractional-N PLL, and a frequency divider is provided. The digital PFD generates a first detection signal according to the phase error or frequency difference between an input signal and a feedback signal. The digital loop filter generates a first control signal according to the first detection signal. The decision circuit generates a divisor value according to the first control signal. The fractional-N PLL generates an oscillation signal according to the divisor value and a reference signal. The frequency divider divides the oscillation signal to produce the feedback signal. The fractional-N PLL includes a fractional-N frequency divider for generating a frequency-divided signal for use in tracking the reference signal according to the divisor value by employing phase swallow means.
    Type: Application
    Filed: October 18, 2007
    Publication date: April 24, 2008
    Inventors: Chi-Kung Kuan, Yu-Pin Chou, Yi-Teng Chen
  • Publication number: 20080079511
    Abstract: The invention relates to an impedance matching circuit including: an input terminal for receiving an input signal; a variable impedance unit, coupled to the input terminal, having an equivalent impedance for providing the input terminal with an input impedance; a signal quality evaluating unit, coupled to the input terminal, for evaluating a signal quality of the input signal; and a control unit coupled to the variable impedance unit and the signal quality evaluating unit, for outputting a target control signal according to an evaluating result of the signal quality evaluating unit to adjust the equivalent impedance of the variable impedance unit.
    Type: Application
    Filed: September 28, 2007
    Publication date: April 3, 2008
    Inventor: Yu-Pin Chou
  • Publication number: 20080062185
    Abstract: A frame synchronization method includes: temporarily storing input data of at least one source frame in a frame buffer according to an input time sequence; generating an output time sequence according to the input time sequence and a delay time; generating output data of a destination frame according to the input data of the source frame; and outputting the output data of the destination frame according to an output time sequence; wherein an average frame rate of the source frame is substantially the same as that of the destination frame.
    Type: Application
    Filed: September 13, 2006
    Publication date: March 13, 2008
    Inventors: Jin-Sheng Gong, Yu-Pin Chou, Hsu-Jung Tung
  • Publication number: 20080061854
    Abstract: An apparatus for generating an audio output clock is disclosed. The apparatus at least includes a plurality of dividers and a frequency synthesizer. The apparatus utilizes the dividers to achieve dispersive frequency-division operations such that the anti-noise ability of the apparatus can be improved. In addition, the apparatus also utilizes dynamic phase adjustment to increase accuracy of the frequency of the audio output clock.
    Type: Application
    Filed: August 30, 2007
    Publication date: March 13, 2008
    Inventors: Hsu-Jung Tung, Chi-Kung Kuan, Yu-Pin Chou
  • Publication number: 20080048740
    Abstract: The present invention relates to an apparatus and a method thereof for generating a clock signal. The apparatus includes a clock generating module and at least one delay stage. The clock generating module receives a reference signal through a first signal path, receives a feedback signal through a second signal path, and provides a clock signal to a third signal path according to the reference signal, wherein the feedback signal corresponds to the clock signal. The at least one delay stage is located on at least one of the first, second, and third signal paths for providing a corresponding delay on the signal path at which the at least one delay stage is positioned.
    Type: Application
    Filed: July 5, 2007
    Publication date: February 28, 2008
    Inventor: Yu-Pin Chou
  • Publication number: 20080032658
    Abstract: The invention discloses an analog front end device comprising a band-gap voltage reference circuit and at least one conversion circuit, wherein the conversion circuit includes a clamper, an input buffer, a low-pass filter, a high frequency gain unit and an analog to digital converter. The analog front end device utilize a high frequency gain unit to increase high frequency gain of the image analog signal for increasing the usable number of sampling phase of the image analog signal.
    Type: Application
    Filed: July 30, 2007
    Publication date: February 7, 2008
    Inventors: Jui-Yuan Tsai, Yu-Pin Chou
  • Publication number: 20080018580
    Abstract: Apparatus for driving a display device and method therefor. The apparatus is used for controlling the display device to display video frames according to a video signal. The apparatus includes a controller, a first driving circuit, and a second driving circuit. The controller is used for generating a first control signal and a second control signal according to the video signal. The first driving circuit, including m first driving devices, is used for enabling the display device, according to the first control signal, to display a portion of a video frame corresponding to the video signal. The second driving circuit, including n second driving devices, is used for enabling the display device, according to the second control signal, to display a portion of the video frame corresponding to the video signal, wherein m and n are two different positive integers.
    Type: Application
    Filed: November 21, 2006
    Publication date: January 24, 2008
    Applicant: REALTEK SEMICONDUCTOR CORP.
    Inventor: Yu-Pin Chou
  • Publication number: 20080007656
    Abstract: A sync signal acquisition device is disclosed which comprises a transistor, a resistor, a clamper, an analog multiplexer and a comparator. While operating in a composite HS mode, prior to the generation of the sync signal HS, the invention uses a conventional circuit to extract a composite sync signal at start-up, thereby allowing related circuits to generate the sync signal HS and a clamping signal. Then, a mode selecting signal is used to disable the automatic clamping mode and switch the analog multiplexer to a forced clamping mode. At this point, the output voltage of the damper is set by a user instead of process; accordingly, the DC voltage level is more controllable, but not subject to drift due to process changes or temperature changes.
    Type: Application
    Filed: July 5, 2007
    Publication date: January 10, 2008
    Inventors: Jui-Yuan Tsai, Szu-Ping Chen, Yu-Pin Chou
  • Patent number: 7280091
    Abstract: An analog front-end (AFE) circuit of a digital display is disclosed including: a first circuit to intermittently invert a working clock to generate a control signal and to generate a sampling signal, wherein the sampling signal is corresponding to the working clock; a first analog-to-digital converter (ADC) coupled to the first circuit for converting an analog video signal into a first digital video signal according to the sampling signal; a second analog-to-digital converter coupled to the first circuit for converting the analog video signal into a second digital video signal according to the sampling signal; and a first multiplexer for selectively outputting the first digital video signal or the second digital video signal according to the control signal.
    Type: Grant
    Filed: April 11, 2006
    Date of Patent: October 9, 2007
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chi-Feng Wang, Jui-Yuan Tsai, Yu-Pin Chou, Jin-Sheng Gong
  • Publication number: 20070211173
    Abstract: The invention relates to an image processing chip and related method. The image processing chip includes a pin for receiving a composite signal; a synchronization signal detecting circuit, coupled to the pin, for extracting a synchronization signal from the composite signal; a clamping circuit, coupled to the pin, for adjusting a voltage level of the composite signal according to the synchronization signal; and an analog to digital converter, coupled to the pin, for generating a video signal by sampling the composite signal.
    Type: Application
    Filed: March 13, 2007
    Publication date: September 13, 2007
    Inventors: Jin-Sheng Gong, Jui-Yuan Tsai, Yu-Pin Chou, Yueh-Hsing Huang
  • Publication number: 20070159263
    Abstract: A phase-locked loop (PLL) for rapid lock-in applicable to digital, analog, or hybrid digital-analog PLL circuits is provided. Besides the units for basic operation, including a phase-frequency detector (PFD), a charge pump, a loop filter, and/or a voltage/current/digital-controlled oscillator (VCO/ICO/DCO), an additional lock-in actuator circuit is provided for providing lock-in signals, achieving the purpose of rapid lock-in through operational processes.
    Type: Application
    Filed: January 5, 2007
    Publication date: July 12, 2007
    Inventors: Yu-Pin Chou, Chi-Kung Kuan
  • Publication number: 20070121773
    Abstract: A phase locked loop circuit includes a phase locked loop for generating a plurality of first output signals each having a different phase but a same frequency according to a first reference signal; a control loop for generating a phase selection signal according to a second reference signal and a second output signal outputted by the phase locked loop, wherein a frequency of the second output signal is substantially equal to the frequency of the first output signals; and a phase selector for receiving the first output signals and the phase selector signal, and according to the phase selector signal selecting one of the first output signals to be a first feedback signal; wherein the first feedback signal is inputted to the phase locked loop.
    Type: Application
    Filed: November 21, 2006
    Publication date: May 31, 2007
    Inventors: Chi-Kung Kuan, Yu-Pin Chou
  • Patent number: 7218261
    Abstract: A method of adjusting a sampling condition to generate a sampling clock in an analog to digital converter includes performing an analog to digital conversion on an analog input signal to thereby produce a digital sampled signal having a plurality of samples; calculating a difference value between two adjacent samples in the digital sampled signal; comparing the difference value with a threshold; adding the difference value into a sum of differences value if the difference value is greater than the threshold; and generating the sampling clock for the analog to digital converter according to the sum of differences value.
    Type: Grant
    Filed: January 5, 2006
    Date of Patent: May 15, 2007
    Assignee: Realtek Semiconductor Corp.
    Inventors: Jin-Sheng Gong, Yu-Pin Kuo, Yu-Pin Chou, Hung-Jen Chu
  • Patent number: 7218177
    Abstract: A phase-locked loop includes a phase/frequency detector for generating phase error signal according to a reference signal and an input signal, a charge pump for outputting a voltage signal according to the phase error signal, a voltage-controlled oscillator for outputting an output signal corresponding to the phase error signal according to the voltage signal, an adaptive adjusting unit for outputting a control signal according to the phase error signal, so as to form a nonlinear between the output signal and the phase error signal.
    Type: Grant
    Filed: July 7, 2005
    Date of Patent: May 15, 2007
    Assignee: Realtek Semiconductor Corp.
    Inventors: Yu-Pin Chou, Chia-Liang Chiang
  • Publication number: 20060263064
    Abstract: A noise processing device and its method are provided for a video/audio system having a high definition multimedia interface (HDMI). The noise processing device includes a detecting unit, a signal generating unit, and a decision unit. The noise processing method includes using the detecting unit to monitor a variation related to an audio signal and generate a detecting signal accordingly; using the signal generating unit to produce an adjustment signal according to the detecting signal; and using the decision unit to produce an output audio signal according to the audio signal and the adjustment signal. Another embodiment of the noise processing device includes a compensation tracking unit having a control unit. The compensation tracking unit produces an output audio signal according to a difference between the output audio signal itself and the audio signal and a gain of the control unit.
    Type: Application
    Filed: May 19, 2006
    Publication date: November 23, 2006
    Inventors: Shiu-Rong Tong, Tsung-Li Yeh, Yu-Pin Chou, Tzuo-Bo Lin
  • Publication number: 20060220687
    Abstract: A chip with an adjustable pinout function is disclosed. The chip includes a first pinout, a second pinout, a logic circuit, and a selecting circuit. The logic circuit includes a first port and a second port. The selecting circuit, which is coupled to the logic circuit, the first pinout, and the second pinout, controls the first pinout to be coupled to the first port or the second port, and controls the second pinout to be coupled to the first port or the second port.
    Type: Application
    Filed: March 24, 2006
    Publication date: October 5, 2006
    Inventors: Hung-Jen Chu, Chao-Hsin Lu, Shiu-Rong Tong, Yu-Pin Chou
  • Publication number: 20060197692
    Abstract: A method of adjusting a sampling condition to generate a sampling clock in an analog to digital converter includes performing an analog to digital conversion on an analog input signal to thereby produce a digital sampled signal having a plurality of samples; calculating a difference value between two adjacent samples in the digital sampled signal; comparing the difference value with a threshold; adding the difference value into a sum of differences value if the difference value is greater than the threshold; and generating the sampling clock for the analog to digital converter according to the sum of differences value.
    Type: Application
    Filed: January 5, 2006
    Publication date: September 7, 2006
    Inventors: Jin-Sheng Gong, Yu-Pin Kuo, Yu-Pin Chou, Hung-Jen Chu
  • Patent number: 7102448
    Abstract: A phase frequency detector used in a phase locked loop includes a phase error detecting unit for outputting phase error signals according to a phase error between a first input signal and a second input signal, and a reset unit coupled to the phase error detecting unit. The reset unit outputs reset signals according to the first and second input signals so as to reset the phase error detecting unit without delay time. Thus, it is possible to make the output timing of the phase error signal in a more precisely linear proportion to the phase error value and to enhance the sensitivity of the phase locked loop.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: September 5, 2006
    Assignee: Realtek Semiconductor Corp.
    Inventors: Yu-Pin Chou, Yi-Shu Chang