Patents by Inventor Yueh-Se Ho

Yueh-Se Ho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5767578
    Abstract: An integrated circuit chip has full trench dielectric isolation of each portion of the chip. Initially the chip substrate is of conventional thickness and has semiconductor devices formed in it. After etching trenches in the substrate and filling them with dielectric material, a heat sink cap is attached to the passivation layer on the substrate front side surface. The passivation layer is a CVD diamond film which provides both electrical insulation and thermal conductivity. The substrate backside surface is removed (by grinding and/or CMP) to expose the bottom portion of the trenches. This fully isolates each portion of the die and eliminates mechanical stresses at the trench bottoms. Thereafter drain or collector electrical contacts are provided on the substrate backside surface. In a flip chip version, frontside electrical contacts extend through the frontside passivation layer to the heat sink cap.
    Type: Grant
    Filed: April 19, 1996
    Date of Patent: June 16, 1998
    Assignee: Siliconix incorporated
    Inventors: Mike F. Chang, King Owyang, Fwu-Iuan Hshieh, Yueh-Se Ho, Jowei Dun, Hans-Jurgen Fusser, Reinhard Zachai
  • Patent number: 5757081
    Abstract: An integrated circuit chip has full trench dielectric isolation of each portion of the chip. Initially the chip substrate is of conventional thickness and has semiconductor devices formed in it. After etching trenches in the substrate and filling them with dielectric material, a heat sink cap is attached to the passivation layer on the substrate front side surface. The substrate backside surface is removed (by grinding or CMP) to expose the bottom portion of the trenches. This fully isolates each portion of the die and eliminates mechanical stresses at the trench bottoms. Thereafter drain or collector electrical contacts are provided on the substrate backside surface. In a flip chip version, frontside electrical contacts extend through the frontside passivation layer to the heat sink cap.
    Type: Grant
    Filed: February 20, 1996
    Date of Patent: May 26, 1998
    Assignee: Siliconix Incorporated
    Inventors: Mike F. Chang, King Owyang, Fwu-Iuan Hshieh, Yueh-Se Ho, Jowei Dun
  • Patent number: 5753529
    Abstract: An integrated circuit chip has full trench dielectric isolation of each portion of the chip. Initially the chip substrate is of conventional thickness and has semiconductor devices formed in it. After etching trenches in the substrate and filling them with dielectric material, a heat sink cap is attached to the passivation layer on the substrate front side surface. The substrate backside surface is removed (by grinding or CMP) to expose the bottom portion of the trenches. This fully isolates each portion of the die and eliminates mechanical stresses at the trench bottoms. Thereafter drain or collector electrical contacts are provided on the substrate backside surface. In a flip chip version, frontside electrical contacts extend through the frontside passivation layer to the heat sink cap.
    Type: Grant
    Filed: May 19, 1995
    Date of Patent: May 19, 1998
    Assignee: Siliconix incorporated
    Inventors: Mike F. Chang, King Owyang, Fwu-Iuan Hshieh, Yueh-Se Ho, Jowei Dun
  • Patent number: 5750416
    Abstract: A power field effect transistor has a laterally extending channel region which is not formed by double diffusion. The channel region may be formed in epitaxial silicon which is not doped after being grown. The drain electrode of the transistor is disposed on a bottom surface of the substrate upon which the transistor structure is formed. When the transistor is turned on, the channel region inverts thereby forming a conductive path from a source region, laterally through the inverted channel region, substantially vertically through a sinker region to the underlying substrate, through the substrate, and to the drain electrode.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: May 12, 1998
    Assignee: Siliconix Incorporated
    Inventors: Fwu-Iuan Hshieh, Mike F. Chang, Jan Van der Linde, Yueh-Se Ho
  • Patent number: 5639676
    Abstract: A trenched DMOS transistor is fabricated using seven masking steps. One masking step defines both the P+ deep body regions and the active portions of the transistor which are masked using a LOCOS process. A second masking step defines the insulating oxide in the termination region. The insulating (oxide) layer in the termination region is thus thicker than in the active region of the transistor, thereby improving process control and reducing substrate contamination during processing. Additionally, the thicker field oxide in the termination region improves electric field distribution so that avalanche breakdown occurs in the cell (active) region rather than in the termination region, and thus breakdown voltage behavior is more stable and predictable.
    Type: Grant
    Filed: February 16, 1996
    Date of Patent: June 17, 1997
    Assignee: Siliconix incorporated
    Inventors: Fwu-Iuan Hshieh, Mike F. Chang, Yueh-Se Ho, King Owyang
  • Patent number: 5578851
    Abstract: A trenched DMOS transistor is fabricated using seven masking steps. One masking step defines both the P+ deep body regions and the active portions of the transistor which are masked using a LOCOS process. A second masking step defines the insulating oxide in the termination region. The insulating (oxide) layer in the termination region is thus thicker than in the active region of the transistor, thereby improving process control and reducing substrate contamination during processing. Additionally, the thicker field oxide in the termination region improves electric field distribution so that avalanche breakdown occurs in the cell (active) region rather than in the termination region, and thus breakdown voltage behavior is more stable and predictable.
    Type: Grant
    Filed: March 29, 1996
    Date of Patent: November 26, 1996
    Assignee: Siliconix incorporated
    Inventors: Fwu-Iuan Hshieh, Mike F. Chang, Yueh-Se Ho, King Owyang
  • Patent number: 5468982
    Abstract: A trenched DMOS transistor has improved device performance and production yield. During fabrication the cell trench corners, i.e. the areas where two trenches intersect, are covered on the principal surface of the integrated circuit substrate with a blocking photoresist layer during the source region implant step in order to prevent (block) a channel from forming in these corner areas. Punch-through is thereby eliminated and reliability improved, while source/drain on-resistance is only slightly increased. The blocking of the trench corners creates a cutout structure at each trench corner, whereby the source region does not extend to the trench corner, but instead the underlying oppositely-doped body region extends to the trench corner.
    Type: Grant
    Filed: June 3, 1994
    Date of Patent: November 21, 1995
    Assignee: Siliconix Incorporated
    Inventors: Fwu-Iuan Hshieh, Sze-Hon Kwan, Mike F. Chang, Yueh-Se Ho, Jan Van Der Linde, King Owyang
  • Patent number: 5316959
    Abstract: A trenched DMOS transistor is fabricated using six masking steps. One masking step defines both the P+ regions and the active portions of the transistor which are masked using a LOCOS process. The LOCOS process also eliminates the poly stringer problem present in prior art structures by reducing the oxide step height. A transistor termination structure includes several field rings, each set of adjacent field rings separated by an insulated trench, thus allowing the field rings to be spaced very close together. The field rings and trenches are fabricated in the same steps as are corresponding portions of the active transistor.
    Type: Grant
    Filed: August 12, 1992
    Date of Patent: May 31, 1994
    Assignee: Siliconix, Incorporated
    Inventors: Sze-Hon Kwan, Fwu-Iuan Hshieh, Mike F. Chang, Yueh-Se Ho, King Owyang
  • Patent number: 4738761
    Abstract: A shared current loop, multiple field apparatus and process for magnetron gas discharge processing is disclosed. The apparatus includes an evacuable chamber for containing a reactant gas. A multi-part cathode associated with a current loop generates multiple, independent electrical fields. The cathode comprises a first cathode portion for generating a first electric field that forms a gas discharge including ions. The second cathode portion generates a second, independent electric field. The second electric field extracts ions from the gas discharge, and may also control the energy with which the extracted ions strike an item to be processed. Each cathode portion is electrically insulated from the other and may be connected to a separate power source.
    Type: Grant
    Filed: October 6, 1986
    Date of Patent: April 19, 1988
    Assignee: Microelectronics Center of North Carolina
    Inventors: Stephen M. Bobbio, Yueh-Se Ho