Patents by Inventor Yuhichiroh Murakami

Yuhichiroh Murakami has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9711104
    Abstract: A display device is provided which is capable of preventing a malfunction and carrying out a common reverse drive without increasing electric power consumption. The display driver (a) supplies a voltage of a common electrode, whose a polarity is determined in accordance with (i) an oscillation circuit output signal (OCOUT) which is transmitted via a first wire different from a second wire used during a serial transmission and (ii) a SCS signal and (b) controls a reverse timing of the polarity of the voltage of the common electrode in accordance with the oscillation circuit output signal (OCOUT) and the SCS signal.
    Type: Grant
    Filed: November 30, 2012
    Date of Patent: July 18, 2017
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Seijirou Gyouten, Takahiro Yamaguchi, Etsuo Yamamoto, Yuhichiroh Murakami
  • Patent number: 9711238
    Abstract: The purpose of the present invention is to reduce a circuit size of a shift register. A shift register of the present invention includes stages each including a holding circuit (11) and a clock output circuit (12). The clock output circuit (12) includes an output terminal (O) that outputs a signal having a high electric potential or a low electric potential, depending on at least one of outputs (Q) from the holding circuit (11) and on a second clock signal. The holding circuit (11) carries out a reset operation in accordance with a first clock signal supplied to a transistor (N1).
    Type: Grant
    Filed: December 10, 2012
    Date of Patent: July 18, 2017
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Yuhichiroh Murakami, Yasushi Sasaki, Takahiro Yamaguchi
  • Patent number: 9632527
    Abstract: A shift register is configured by connecting unit circuits 1 in multiple stages. An output transistor Tr1 switches between whether or not to output a clock signal CKA in accordance with a gate potential. A drain terminal of an initialization transistor Tra is connected to a gate terminal of the Tr1, and a source terminal thereof is connected to an output terminal OUT or a clock terminal CKA. The source terminal of the Tra is connected to a node which has a low-level potential at the time of initialization and has a potential at the same level as the clock signal when the clock signal having a high-level potential is outputted. Thus, at the time of outputting the clock signal having the high-level potential, application of a high voltage between the source and the drain of the Tra is prevented, and degradation and breakdown of the initialization transistor are prevented.
    Type: Grant
    Filed: February 17, 2014
    Date of Patent: April 25, 2017
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yasushi Sasaki, Yuhichiroh Murakami, Shuji Nishi, Takahiro Yamaguchi, Makoto Yokoyama
  • Publication number: 20160253977
    Abstract: A shift register according to the present invention is a shift register in which a plurality of unit circuits are connected in cascade, wherein the unit circuit includes a first output transistor whose current path is connected between an output terminal and a clock terminal to which a first clock signal is provided; a second output transistor whose current path is connected between the output terminal and a predetermined potential node; a setting device which, when a control signal is active, sets a signal level of the output terminal to a predetermined signal level; a first output control device which provides a signal level of the control signal to a control electrode of the first output transistor to turn off the first output transistor when the control signal is active; and a second output control device which turns off the second output transistor when the control signal is active.
    Type: Application
    Filed: July 18, 2014
    Publication date: September 1, 2016
    Inventors: Hiroyuki OHKAWA, Shige FURUTA, Yuhichiroh MURAKAMI
  • Publication number: 20160240159
    Abstract: A shift register includes a plurality of unit circuits connected in cascade, each of the unit circuits including: a first output transistor having a current path connected between an output terminal and a clock terminal, the clock terminal being configured to be supplied with a first clock signal; a second output transistor having a current path connected between the output terminal and a predetermined potential node; a setting unit configured to set a signal level of the output terminal to a predetermined signal level in a case where a control signal is active; a first output controller configured to turn off the first output transistor in response to the control signal in the case where the control signal is active, supply a control electrode of the first output transistor with an input signal in response to one of a second clock signal in a case where the control signal is inactive; and a second output controller configured to turn off the second output transistor in the case where the control signal is ac
    Type: Application
    Filed: October 8, 2013
    Publication date: August 18, 2016
    Inventors: Hiroyuki OHKAWA, Shige FURUTA, Yuhichiroh MURAKAMI
  • Patent number: 9390813
    Abstract: A unit circuit (11) includes: a transistor (T2) having its drain terminal to be supplied with a clock signal (CK) and its source terminal connected to an output terminal (OUT); a transistor (T9) which, when supplied with an active all-on control signal (AON), outputs an ON voltage to the output terminal (OUT), and which, when supplied with a nonactive all-on control signal (AONB), stops outputting the ON voltage; a transistor (T1) which supplies the ON voltage to a control terminal of the transistor (T2) in accordance with an input signal (IN); a transistor (T4) which, when supplied with the active all-on control signal (AON), supplies an OFF voltage to a control terminal of the transistor (T2). This makes it possible to provide a shift register of a simple structure that can prevent a malfunction from occurring after all-on operation, and to provide a display device.
    Type: Grant
    Filed: August 30, 2011
    Date of Patent: July 12, 2016
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hiroyuki Ohkawa, Yasushi Sasaki, Yuhichiroh Murakami, Etsuo Yamamoto
  • Patent number: 9336740
    Abstract: A shift register is disclosed which includes, at respective stages, unit circuits (11) each including (i) a flip-flop (11a) including first and second CMOS circuits and (ii) a signal generation circuit (11b) for generating an output signal (SROUTk) for the current stage with use of an output (Q, QB) of the flip-flop (11a), the shift register including a floating control circuit (11c) between a gate terminal of an output transistor (Tr7) of the signal generation circuit (11b) and a Q terminal. This makes it possible to reduce a circuit scale of a display driving circuit without causing a shift register to malfunction.
    Type: Grant
    Filed: June 26, 2012
    Date of Patent: May 10, 2016
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Shige Furuta, Yuhichiroh Murakami, Makoto Yokoyama, Seijirou Gyouten
  • Patent number: 9293099
    Abstract: A retention circuit (22) corresponding to each stage of a shift register is configured such that, when SROUT(k?1) is active, an input terminal of an inverter (INV1) and an output terminal of an inverter (INV2) are electrically connected to each other and an output terminal of the inverter (INV1) and an input terminal of the inverter (INV2) are connected to each other. This makes it possible to reduce a circuit scale of a display driving circuit without causing any malfunction of the display driving circuit.
    Type: Grant
    Filed: June 25, 2012
    Date of Patent: March 22, 2016
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Shige Furuta, Makoto Yokoyama, Seijirou Gyouten
  • Patent number: 9269318
    Abstract: The purpose of the present invention is to achieve a display device capable of performing an all-selecting drive for gate bus lines without increasing the number of circuit elements more than heretofore and without lowering withstand voltage reliability. In a stage constituent circuit, which constitutes a shift register in a gate driver, an all-selecting signal (ALL-ON) for simultaneously turning all of gate bus lines to a selected state is given, as a low-potential power supply, to a source terminal of a thin film transistor (Tr4) for setting, at a low level, a QB node provided for setting a scanning signal (OUT) at the low level and to a source terminal of a thin film transistor (Tr3) for setting, at the low level, a Q node provided for setting the scanning signal (OUT) at a high level.
    Type: Grant
    Filed: February 28, 2013
    Date of Patent: February 23, 2016
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yasushi Sasaki, Yuhichiroh Murakami, Takahiro Yamaguchi
  • Publication number: 20160027527
    Abstract: A shift register is configured by connecting unit circuits 1 in multiple stages. An output transistor Tr1 switches between whether or not to output a clock signal CKA in accordance with a gate potential. A set transistor Tr2 switches between whether or not to provide an output of an on-potential output unit 2 to a gate terminal of Tr1 in accordance with an output of a set control unit 3. The set control unit 3 controls a gate terminal of Tr2 into a floating state in part of a period during which a high-level potential is provided to the gate terminal of Tr1. The gate potential of Tr2 is raised by being pushed up, whereby a high-level potential without a threshold drop is provided to the gate terminal of Tr1, and rounding of an output signal OUT is decreased when the output signal OUT shifts to a high level. Accordingly, an operation margin with respect to fluctuation of a threshold voltage of the transistor is increased.
    Type: Application
    Filed: February 17, 2014
    Publication date: January 28, 2016
    Inventors: Yuhichiroh MURAKAMI, Yasushi SASAKI, Shige FURUTA, Shuji NISHI, Makoto YOKOYAMA
  • Publication number: 20160018844
    Abstract: A shift register is configured by connecting unit circuits 1 in multiple stages. An output transistor Tr1 switches between whether or not to output a clock signal CKA in accordance with a gate potential. A drain terminal of an initialization transistor Tra is connected to a gate terminal of the Tr1, and a source terminal thereof is connected to an output terminal OUT or a clock terminal CKA. The source terminal of the Tra is connected to a node which has a low-level potential at the time of initialization and has a potential at the same level as the clock signal when the clock signal having a high-level potential is outputted. Thus, at the time of outputting the clock signal having the high-level potential, application of a high voltage between the source and the drain of the Tra is prevented, and degradation and breakdown of the initialization transistor are prevented.
    Type: Application
    Filed: February 17, 2014
    Publication date: January 21, 2016
    Inventors: Yasushi SASAKI, Yuhichiroh MURAKAMI, Shuji NISHI, Takahiro YAMAGUCHI, Makoto YOKOYAMA
  • Patent number: 9218775
    Abstract: A display device employing CC driving switches from (i) a first mode in which to carry out a display by converting resolution of a video signal by a factor of 2 in a column-wise direction to (ii) a second mode in which to carry out a display at the resolution of the video signal. During the first mode, signal potentials having the same polarity and the same gray scale are supplied to pixel electrodes included in respective two pixels that correspond to two adjacent scanning signal lines and that are adjacent to each other in the column-wise direction, and a direction of change in the signal potentials written to the pixel electrodes varies every two adjacent rows (2-line inversion driving). During the second mode, the direction of change in the signal potentials written to the pixel electrodes lines varies every single row (1-line inversion driving).
    Type: Grant
    Filed: June 4, 2010
    Date of Patent: December 22, 2015
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Shige Furuta, Etsuo Yamamoto, Yuhichiroh Murakami, Seijirou Gyouten
  • Publication number: 20150356940
    Abstract: A demultiplexer circuit (12) of a display device according to one aspect of the present invention includes signal input lines (Vn), control lines (BSW, GSW, and RSW), and sampling transistors (13R2, 13G2, and 13B1). Sampling transistors connected to one signal input line includes first and second sampling transistors. A first sampling transistor (13B1) includes a control electrode (17) which branches to a first branch part (17a) and a second branch part (17b), either one of an input electrode (15) and an output electrode (18) that are disposed between a first branch part (17a) and a second branch part (17b), and other one of an input electrode (15) and an output electrode (18) that are disposed outside of a first branch part (17a) and a second branch part (17b).
    Type: Application
    Filed: January 14, 2014
    Publication date: December 10, 2015
    Inventors: Takahiro YAMAGUCHI, Yuhichiroh MURAKAMI, Yasushi SASAKI
  • Publication number: 20150279480
    Abstract: Provided is a shift register with which an increase in power consumption can be inhibited, and with which malfunctions due to electric potential Modification Example between gate terminals of output transistors can be inhibited, while inhibiting an increase in circuit size. A bistable circuit of a shift register is provided with first to fourth transistors. In the third transistor, a gate terminal thereof is connected to second conduction terminals of the first and second transistors, a first conduction terminal thereof is connected to a second input terminal, and a second conduction terminal thereof is connected to an output terminal. In the fourth transistor, a gate terminal thereof is connected to the second input terminal, and a second conduction terminal thereof is connected to the gate terminal of the third transistor and the output terminal.
    Type: Application
    Filed: September 27, 2013
    Publication date: October 1, 2015
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Yuhichiroh Murakami, Yasushi Sasaki, Shuji Nishi
  • Publication number: 20150279481
    Abstract: A shift register is realized having a simple construction with which it is possible to switch the scanning order of gate bus lines and the occurrence of an erroneous operation caused by a threshold voltage drop can be prevented. Unit circuits that make up the shift register are configured of: a thin film transistor in which a third clock is supplied to the gate terminal, the drain terminal is connected to a first node, and a first input signal (output signal of prior stage) is supplied to the source terminal; a thin film transistor in which a second clock is supplied to the gate terminal, the drain terminal is connected to the first node, and a second input signal (output signal of subsequent stage) is supplied to the source terminal; and a thin film transistor in which the gate terminal is connected to the first node, a first clock is supplied to the drain terminal, and the source terminal is connected to an output terminal.
    Type: Application
    Filed: September 27, 2013
    Publication date: October 1, 2015
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Yasushi Sasaki, Yuhichiroh Murakami, Shuji Nishi
  • Publication number: 20150262703
    Abstract: Provided is a shift register capable of being driven using various clock signals, with low power consumption. A bistable circuit of a shift register is provided with first to third transistors, first to third input terminals, and an output terminal. In the first transistor, a gate terminal thereof and a first conduction terminal thereof are connected to the first input terminal. In the second transistor, a gate terminal thereof is connected to the third input terminal, and a first conduction terminal thereof is connected to the first input terminal. In the third transistor, a gate terminal thereof is connected respectively to second conduction terminals of the first and second transistors, a first conduction terminal thereof is connected to the second input terminal, and a second conduction terminal thereof is connected to the output terminal.
    Type: Application
    Filed: September 27, 2013
    Publication date: September 17, 2015
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Yuhichiroh Murakami, Yasushi Sasaki, Shuji Nishi
  • Publication number: 20150255171
    Abstract: An objective of the present invention is to provide a display device capable of suppressing consumption of the current flowing through gate clock signal bus lines by reducing the loads on the gate clock signal bus lines. In a shift register, which writes the voltages of a plurality of gate clock signals (CK1 to CK3) to gate bus lines (GL) via buffer circuits (BF), a plurality of gate clock signal bus lines (51a to 54a) are formed in an area between a display portion (600) and the buffer circuits (BF), independently of a clear signal bus line and other lines, so as to be adjacent to the buffer circuits (BF). This results in no area in which clear signal branch lines (61b) cross the gate clock signal bus lines (51a to 54a) and wiring lines in bistable circuits SR. Thus, it is possible to eliminate interlayer capacitance due to the crossings of the lines and fringe capacitance between the lines.
    Type: Application
    Filed: September 27, 2013
    Publication date: September 10, 2015
    Inventors: Shuji Nishi, Yuhichiroh Murakami, Yasushi Sasaki
  • Patent number: 9124260
    Abstract: A flip-flop circuit (11a) includes: an input transistor (Tr19) having a gate terminal thereof connected to an SB terminal, a source terminal thereof connected to an RB terminal, and a drain terminal thereof connected to a first CMOS circuit and a second CMOS circuit; a power supply (VSS) which is connected to the first CMOS circuit or the second CMOS circuit and, when an SB signal is turned to be active, is connected to the RB terminal; and a regulator circuit (RC). With the arrangement, a compact flip-flop and a compact shift register employing the flip-flop are provided, without causing malfunction of the flip-flop and the shift register.
    Type: Grant
    Filed: June 25, 2012
    Date of Patent: September 1, 2015
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Shige Furuta, Yuhichiroh Murakami, Makoto Yokoyama, Seijirou Gyouten
  • Patent number: 9076400
    Abstract: A memory-type liquid crystal display device includes transistors (N1, N2), retention electrodes (MRY), refresh output control sections (RS1), and capacitors (Cb1). In a data retention period, an electric potential of each of the retention electrodes (MRY) is changed via a corresponding one of the capacitors (Cb1) by changing an electric potential level of a retention capacitor wire signal that is supplied to a corresponding CS line (CSL(i)). Each of the refresh output control sections (RS1) receives the electric potential thus changed of a corresponding one of the retention electrodes (MRY) via the input section and controls an electric potential of a corresponding pixel electrode (PIX) in accordance with the electric potential thus changed.
    Type: Grant
    Filed: December 12, 2011
    Date of Patent: July 7, 2015
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Eiji Matsuda, Yasushi Sasaki, Yuhichiroh Murakami, Seijirou Gyouten, Shuji Nishi, Makoto Yokoyama
  • Patent number: 9076756
    Abstract: A semiconductor device (10) provided with at least a plurality of transistors and bootstrap capacitors (Ca1 and Cb1), the semiconductor device (10) includes: a semiconductor layer (22) made of the same material as a channel layer of each of the transistors; a capacitor electrode (24) formed in an upper layer of the semiconductor layer (22); and a clock signal line (17) formed in an upper layer of the capacitor electrode (24), the capacitor electrode (24) being connected to a gate electrode of each of the transistors, the clock signal line (17) being supplied with a clock signal (CK) from outside the semiconductor device (10), the capacitors (Ca1 and Cb1) each being formed in an overlap section where the semiconductor layer (22), the gate insulating film (23) and the capacitor electrode (24) overlap one another, the overlap section and the clock signal line (17) overlapping each other when viewed from above.
    Type: Grant
    Filed: August 26, 2011
    Date of Patent: July 7, 2015
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Osamu Sasaki, Yuhichiroh Murakami, Yasushi Sasaki, Etsuo Yamamoto